blob: 2ed92d61d96ec6d1cfdb8cf80ea1b0ce1245d0ca [file] [log] [blame]
Stelian Pop0bf5cad2008-05-08 18:52:25 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop0bf5cad2008-05-08 18:52:25 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9RLEK board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop0bf5cad2008-05-08 18:52:25 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Xu, Hong0c0fb212011-08-01 03:56:53 +000014#include <asm/hardware.h>
15
16#define CONFIG_SYS_TEXT_BASE 0x21F00000
Jens Scharsig128ecd02010-02-03 22:45:42 +010017
Stelian Pop0bf5cad2008-05-08 18:52:25 +020018/* ARM asynchronous clock */
Xu, Hong0c0fb212011-08-01 03:56:53 +000019#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
20#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* main clock xtal */
Stelian Pop0bf5cad2008-05-08 18:52:25 +020021
Xu, Hong0c0fb212011-08-01 03:56:53 +000022#define CONFIG_AT91SAM9RLEK 1 /* It's an AT91SAM9RLEK Board */
23
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +020024#define CONFIG_ARCH_CPU_INIT
Xu, Hong0c0fb212011-08-01 03:56:53 +000025#define CONFIG_SKIP_LOWLEVEL_INIT
26#define CONFIG_BOARD_EARLY_INIT_F
Stelian Pop0bf5cad2008-05-08 18:52:25 +020027
Xu, Hong0c0fb212011-08-01 03:56:53 +000028#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS 1
30#define CONFIG_INITRD_TAG 1
Stelian Pop0bf5cad2008-05-08 18:52:25 +020031
Xu, Hong0c0fb212011-08-01 03:56:53 +000032#define CONFIG_DISPLAY_CPUINFO
33
Nicolas Ferree4f36232013-02-20 00:16:24 +000034#define CONFIG_CMD_BOOTZ
Nicolas Ferre6ddbdb12013-02-20 00:16:23 +000035#define CONFIG_OF_LIBFDT
36
Wu, Joshef905732014-09-02 18:14:11 +080037#define CONFIG_SYS_GENERIC_BOARD
38
Xu, Hong0c0fb212011-08-01 03:56:53 +000039#define CONFIG_ATMEL_LEGACY
40#define CONFIG_AT91_GPIO 1
41#define CONFIG_AT91_GPIO_PULLUP 1
Stelian Pop0bf5cad2008-05-08 18:52:25 +020042
43/*
44 * Hardware drivers
45 */
Xu, Hong0c0fb212011-08-01 03:56:53 +000046
47/* serial console */
48#define CONFIG_ATMEL_USART
49#define CONFIG_USART_BASE ATMEL_BASE_DBGU
50#define CONFIG_USART_ID ATMEL_ID_SYS
51#define CONFIG_BAUDRATE 115200
Stelian Pop0bf5cad2008-05-08 18:52:25 +020052
Stelian Popcea5c532008-05-08 14:52:32 +020053/* LCD */
54#define CONFIG_LCD 1
55#define LCD_BPP LCD_COLOR8
56#define CONFIG_LCD_LOGO 1
57#undef LCD_TEST_PATTERN
58#define CONFIG_LCD_INFO 1
59#define CONFIG_LCD_INFO_BELOW_LOGO 1
Xu, Hong0c0fb212011-08-01 03:56:53 +000060#define CONFIG_SYS_WHITE_ON_BLACK 1
Stelian Popcea5c532008-05-08 14:52:32 +020061#define CONFIG_ATMEL_LCD 1
62#define CONFIG_ATMEL_LCD_RGB565 1
Xu, Hong0c0fb212011-08-01 03:56:53 +000063/* Let board_init_f handle the framebuffer allocation */
64#undef CONFIG_FB_ADDR
65#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
66
Stelian Popcea5c532008-05-08 14:52:32 +020067
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010068/* LED */
69#define CONFIG_AT91_LED
70#define CONFIG_RED_LED AT91_PIN_PD14 /* this is the power led */
71#define CONFIG_GREEN_LED AT91_PIN_PD15 /* this is the user1 led */
72#define CONFIG_YELLOW_LED AT91_PIN_PD16 /* this is the user2 led */
73
Stelian Pop0bf5cad2008-05-08 18:52:25 +020074#define CONFIG_BOOTDELAY 3
75
Stelian Pop0bf5cad2008-05-08 18:52:25 +020076/*
77 * Command line configuration.
78 */
79#include <config_cmd_default.h>
80#undef CONFIG_CMD_BDI
Stelian Pop0bf5cad2008-05-08 18:52:25 +020081#undef CONFIG_CMD_FPGA
Wolfgang Denk85c25df2009-04-01 23:34:12 +020082#undef CONFIG_CMD_IMI
Stelian Pop0bf5cad2008-05-08 18:52:25 +020083#undef CONFIG_CMD_IMLS
Wolfgang Denk85c25df2009-04-01 23:34:12 +020084#undef CONFIG_CMD_LOADS
Stelian Pop0bf5cad2008-05-08 18:52:25 +020085#undef CONFIG_CMD_NET
Xu, Hong0c0fb212011-08-01 03:56:53 +000086#undef CONFIG_CMD_NFS
Wolfgang Denk85c25df2009-04-01 23:34:12 +020087#undef CONFIG_CMD_SOURCE
Stelian Pop0bf5cad2008-05-08 18:52:25 +020088#undef CONFIG_CMD_USB
89
Xu, Hong0c0fb212011-08-01 03:56:53 +000090#define CONFIG_CMD_NAND 1
Stelian Pop0bf5cad2008-05-08 18:52:25 +020091
92/* SDRAM */
93#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong0c0fb212011-08-01 03:56:53 +000094#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
95#define CONFIG_SYS_SDRAM_SIZE 0x04000000
96
97#define CONFIG_SYS_INIT_SP_ADDR \
98 (ATMEL_BASE_SRAM + 0x1000 - GENERATED_GBL_DATA_SIZE)
Stelian Pop0bf5cad2008-05-08 18:52:25 +020099
100/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARDe5437ac2009-03-27 23:26:44 +0100101#define CONFIG_ATMEL_DATAFLASH_SPI
Xu, Hong0c0fb212011-08-01 03:56:53 +0000102#define CONFIG_HAS_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
104#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
Xu, Hong0c0fb212011-08-01 03:56:53 +0000105#define AT91_SPI_CLK 15000000
106#define DATAFLASH_TCSS (0x1a << 16)
107#define DATAFLASH_TCHS (0x1 << 24)
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200108
109/* NOR flash - not present */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_NO_FLASH 1
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200111
112/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100113#ifdef CONFIG_CMD_NAND
114#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hong0c0fb212011-08-01 03:56:53 +0000116#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100118/* our ALE is AD21 */
119#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
120/* our CLE is AD22 */
121#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
122#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PB6
123#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PD17
Wolfgang Denk1f797742009-07-18 21:52:24 +0200124
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100125#endif
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200126
Wu, Joshb12259b2015-02-02 17:51:00 +0800127/* MMC */
128#define CONFIG_CMD_MMC
129
130#ifdef CONFIG_CMD_MMC
131#define CONFIG_MMC
132#define CONFIG_GENERIC_MMC
133#define CONFIG_GENERIC_ATMEL_MCI
134#define CONFIG_CMD_FAT
135#define CONFIG_DOS_PARTITION
136#endif
137
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200138/* Ethernet - not present */
139
140/* USB - not supported */
141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200143
Xu, Hong0c0fb212011-08-01 03:56:53 +0000144#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200148
149/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200150#define CONFIG_ENV_IS_IN_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200152#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200154#define CONFIG_ENV_SIZE 0x4200
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000155#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200156#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
157 "root=/dev/mtdblock0 " \
Albin Tonnerreeaa6db22009-07-22 18:30:03 +0200158 "mtdparts=atmel_nand:-(root) "\
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200159 "rw rootfstype=jffs2"
160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200162
163/* bootstrap + u-boot + env + linux in nandflash */
Xu, Hong0c0fb212011-08-01 03:56:53 +0000164#define CONFIG_ENV_IS_IN_NAND 1
Wu, Joshf8e70d92015-02-03 11:38:30 +0800165#define CONFIG_ENV_OFFSET 0xc0000
166#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200167#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Wu, Joshf8e70d92015-02-03 11:38:30 +0800168#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x600000; " \
169 "nand read 0x21000000 0x180000 0x80000; " \
170 "bootz 0x22000000 - 0x21000000"
171#define CONFIG_BOOTARGS \
172 "console=ttyS0,115200 earlyprintk " \
173 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
174 "256K(env),256k(evn_redundent),256k(spare)," \
175 "512k(dtb),6M(kernel)ro,-(rootfs) " \
176 "rootfstype=ubifs ubi.mtd=7 root=ubi0:rootfs"
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200177
178#endif
179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_PROMPT "U-Boot> "
181#define CONFIG_SYS_CBSIZE 256
182#define CONFIG_SYS_MAXARGS 16
183#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
184#define CONFIG_SYS_LONGHELP 1
Xu, Hong0c0fb212011-08-01 03:56:53 +0000185#define CONFIG_CMDLINE_EDITING 1
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000186#define CONFIG_AUTO_COMPLETE
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200187
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200188/*
189 * Size of malloc() pool
190 */
Xu, Hong0c0fb212011-08-01 03:56:53 +0000191#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200192
Stelian Pop0bf5cad2008-05-08 18:52:25 +0200193#endif