blob: 1eeb8d5f626fdcae627872a87183101d76febe2b [file] [log] [blame]
Steve Sakoman1ad21582010-06-08 13:07:46 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Authors:
6 * Aneesh V <aneesh@ti.com>
Sricharan9310ff72011-11-15 09:49:55 -05007 * Sricharan R <r.sricharan@ti.com>
Steve Sakoman1ad21582010-06-08 13:07:46 -07008 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Steve Sakoman1ad21582010-06-08 13:07:46 -070010 */
11
Sricharan9310ff72011-11-15 09:49:55 -050012#ifndef _OMAP5_H_
13#define _OMAP5_H_
Steve Sakoman1ad21582010-06-08 13:07:46 -070014
15#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
16#include <asm/types.h>
17#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
18
19/*
20 * L4 Peripherals - L4 Wakeup and L4 Core now
21 */
Sricharan9310ff72011-11-15 09:49:55 -050022#define OMAP54XX_L4_CORE_BASE 0x4A000000
23#define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
24#define OMAP54XX_L4_PER_BASE 0x48000000
Steve Sakoman1ad21582010-06-08 13:07:46 -070025
Lokesh Vutlabd1f0df2013-05-30 03:19:28 +000026/* CONTROL ID CODE */
27#define CONTROL_CORE_ID_CODE 0x4A002204
28#define CONTROL_WKUP_ID_CODE 0x4AE0C204
Steve Sakoman1ad21582010-06-08 13:07:46 -070029
Felipe Balbia51c6152014-11-06 08:28:51 -060030#if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
Lokesh Vutlabd1f0df2013-05-30 03:19:28 +000031#define CONTROL_ID_CODE CONTROL_WKUP_ID_CODE
32#else
33#define CONTROL_ID_CODE CONTROL_CORE_ID_CODE
34#endif
Aneesh V162ced32011-07-21 09:10:04 -040035
Kishon Vijay Abraham I5f19b2d2015-08-19 14:13:19 +053036#if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
Kishon Vijay Abraham Ice61fd72015-02-23 18:40:19 +053037#define DRA7_USB_OTG_SS1_BASE 0x48890000
38#define DRA7_USB_OTG_SS1_GLUE_BASE 0x48880000
39#define DRA7_USB3_PHY1_PLL_CTRL 0x4A084C00
40#define DRA7_USB3_PHY1_POWER 0x4A002370
41#define DRA7_USB2_PHY1_POWER 0x4A002300
42
43#define DRA7_USB_OTG_SS2_BASE 0x488D0000
44#define DRA7_USB_OTG_SS2_GLUE_BASE 0x488C0000
45#define DRA7_USB2_PHY2_POWER 0x4A002E74
Kishon Vijay Abraham I5a3e0622015-08-19 14:13:20 +053046#else
47#define OMAP5XX_USB_OTG_SS_BASE 0x4A030000
48#define OMAP5XX_USB_OTG_SS_GLUE_BASE 0x4A020000
49#define OMAP5XX_USB3_PHY_PLL_CTRL 0x4A084C00
50#define OMAP5XX_USB3_PHY_POWER 0x4A002370
51#define OMAP5XX_USB2_PHY_POWER 0x4A002300
Kishon Vijay Abraham Ice61fd72015-02-23 18:40:19 +053052#endif
53
Sricharan9310ff72011-11-15 09:49:55 -050054/* To be verified */
Lokesh Vutla20507ab2012-05-22 00:03:22 +000055#define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F
SRICHARAN Rcf850562013-02-12 01:33:41 +000056#define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F
Lokesh Vutla20507ab2012-05-22 00:03:22 +000057#define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F
SRICHARAN Rcf850562013-02-12 01:33:41 +000058#define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F
Lokesh Vutla43c296f2013-02-12 21:29:03 +000059#define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F
Nishanth Menon60475ff2014-01-14 10:54:42 -060060#define DRA752_CONTROL_ID_CODE_ES1_1 0x1B99002F
Nishanth Menon4de16682015-08-13 09:50:58 -050061#define DRA752_CONTROL_ID_CODE_ES2_0 0x2B99002F
Lokesh Vutla75725492014-05-15 11:08:38 +053062#define DRA722_CONTROL_ID_CODE_ES1_0 0x0B9BC02F
Ravi Babuaf9af442016-03-15 18:09:11 -050063#define DRA722_CONTROL_ID_CODE_ES2_0 0x1B9BC02F
Aneesh V162ced32011-07-21 09:10:04 -040064
Steve Sakoman1ad21582010-06-08 13:07:46 -070065/* UART */
Sricharan9310ff72011-11-15 09:49:55 -050066#define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
67#define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
68#define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
Dmitry Lifshitzca969442014-04-27 13:17:25 +030069#define UART4_BASE (OMAP54XX_L4_PER_BASE + 0x6e000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070070
71/* General Purpose Timers */
Sricharan9310ff72011-11-15 09:49:55 -050072#define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
73#define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
74#define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070075
76/* Watchdog Timer2 - MPU watchdog */
Sricharan9310ff72011-11-15 09:49:55 -050077#define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070078
Matt Porter30746262013-10-07 15:52:59 +053079/* QSPI */
80#define QSPI_BASE 0x4B300000
81
Roger Quadrosd50e63d2013-11-11 16:56:40 +020082/* SATA */
83#define DWC_AHSATA_BASE 0x4A140000
84
Steve Sakoman1ad21582010-06-08 13:07:46 -070085/*
86 * Hardware Register Details
87 */
88
89/* Watchdog Timer */
90#define WD_UNLOCK1 0xAAAA
91#define WD_UNLOCK2 0x5555
92
93/* GP Timer */
94#define TCLR_ST (0x1 << 0)
95#define TCLR_AR (0x1 << 1)
96#define TCLR_PRE (0x1 << 5)
97
Aneesh Vb35f7cb2011-09-08 11:05:56 -040098/* Control Module */
99#define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
100#define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
101#define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
102#define CONTROL_EFUSE_2_OVERRIDE 0x00084000
103
104/* LPDDR2 IO regs */
105#define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
106#define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
107#define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
108#define LPDDR2IO_GR10_WD_MASK (3 << 17)
109#define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
110
111/* CONTROL_EFUSE_2 */
112#define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
113
Balaji T K8372baf2013-06-06 05:04:32 +0000114#define SDCARD_BIAS_PWRDNZ (1 << 27)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000115#define SDCARD_PWRDNZ (1 << 26)
116#define SDCARD_BIAS_HIZ_MODE (1 << 25)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000117#define SDCARD_PBIASLITE_VMODE (1 << 21)
Balaji T Kf843d332011-09-08 06:34:57 +0000118
Steve Sakoman1ad21582010-06-08 13:07:46 -0700119#ifndef __ASSEMBLY__
120
121struct s32ktimer {
122 unsigned char res[0x10];
123 unsigned int s32k_cr; /* 0x10 */
124};
125
SRICHARAN R36c366f2012-03-12 02:25:43 +0000126#define DEVICE_TYPE_SHIFT 0x6
127#define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
128#define DEVICE_GP 0x3
129
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000130/* Output impedance control */
131#define ds_120_ohm 0x0
132#define ds_60_ohm 0x1
133#define ds_45_ohm 0x2
134#define ds_30_ohm 0x3
135#define ds_mask 0x3
136
137/* Slew rate control */
138#define sc_slow 0x0
139#define sc_medium 0x1
140#define sc_fast 0x2
141#define sc_na 0x3
142#define sc_mask 0x3
143
144/* Target capacitance control */
145#define lb_5_12_pf 0x0
146#define lb_12_25_pf 0x1
147#define lb_25_50_pf 0x2
148#define lb_50_80_pf 0x3
149#define lb_mask 0x3
150
151#define usb_i_mask 0x7
152
153#define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
154#define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
155#define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
156#define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
157#define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
158
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000159#define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C
160#define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464
161#define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631
162#define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC
163#define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0
164
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000165#define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C
SRICHARAN Raff67572013-10-17 16:35:38 +0530166#define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64646464
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000167#define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631
SRICHARAN Raff67572013-10-17 16:35:38 +0530168#define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xBC6318DC
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000169#define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000
170
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000171#define EFUSE_1 0x45145100
172#define EFUSE_2 0x45145100
173#define EFUSE_3 0x45145100
174#define EFUSE_4 0x45145100
Steve Sakoman1ad21582010-06-08 13:07:46 -0700175#endif /* __ASSEMBLY__ */
176
Tom Rinif7875682013-08-20 08:53:45 -0400177/*
178 * In all cases, the TRM defines the RAM Memory Map for the processor
179 * and indicates the area for the downloaded image. We use all of that
180 * space for download and once up and running may use other parts of the
181 * map for our needs. We set a scratch space that is at the end of the
182 * OMAP5 download area, but within the DRA7xx download area (as it is
183 * much larger) and do not, at this time, make use of the additional
184 * space.
185 */
Felipe Balbia51c6152014-11-06 08:28:51 -0600186#if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
Sricharan Rcdb96192013-05-30 03:19:35 +0000187#define NON_SECURE_SRAM_START 0x40300000
188#define NON_SECURE_SRAM_END 0x40380000 /* Not inclusive */
189#else
SRICHARAN Rd47786c2012-03-12 02:25:41 +0000190#define NON_SECURE_SRAM_START 0x40300000
Sricharan9310ff72011-11-15 09:49:55 -0500191#define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
Sricharan Rcdb96192013-05-30 03:19:35 +0000192#endif
Tom Rinif7875682013-08-20 08:53:45 -0400193#define SRAM_SCRATCH_SPACE_ADDR 0x4031E000
Sricharan Rcdb96192013-05-30 03:19:35 +0000194
Steve Sakoman1ad21582010-06-08 13:07:46 -0700195/* base address for indirect vectors (internal boot mode) */
Sricharan9310ff72011-11-15 09:49:55 -0500196#define SRAM_ROM_VECT_BASE 0x4031F000
Sricharan9310ff72011-11-15 09:49:55 -0500197
Lokesh Vutla28049632013-02-12 01:33:45 +0000198/* CONTROL_SRCOMP_XXX_SIDE */
199#define OVERRIDE_XS_SHIFT 30
200#define OVERRIDE_XS_MASK (1 << 30)
201#define SRCODE_READ_XS_SHIFT 12
202#define SRCODE_READ_XS_MASK (0xff << 12)
203#define PWRDWN_XS_SHIFT 11
204#define PWRDWN_XS_MASK (1 << 11)
205#define DIVIDE_FACTOR_XS_SHIFT 4
206#define DIVIDE_FACTOR_XS_MASK (0x7f << 4)
207#define MULTIPLY_FACTOR_XS_SHIFT 1
208#define MULTIPLY_FACTOR_XS_MASK (0x7 << 1)
209#define SRCODE_OVERRIDE_SEL_XS_SHIFT 0
210#define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0)
211
Andrii Tseglytskyi28095da2013-05-20 22:42:08 +0000212/* ABB settings */
213#define OMAP_ABB_SETTLING_TIME 50
214#define OMAP_ABB_CLOCK_CYCLES 16
215
216/* ABB tranxdone mask */
217#define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 7)
218
219/* ABB efuse masks */
220#define OMAP5_ABB_FUSE_VSET_MASK (0x1F << 24)
221#define OMAP5_ABB_FUSE_ENABLE_MASK (0x1 << 29)
Nishanth Menon22737ab2014-01-14 12:27:29 -0600222#define DRA7_ABB_FUSE_VSET_MASK (0x1F << 20)
223#define DRA7_ABB_FUSE_ENABLE_MASK (0x1 << 25)
Andrii Tseglytskyi28095da2013-05-20 22:42:08 +0000224#define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK (0x1 << 10)
225#define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK (0x1f << 0)
226
Sricharan308fe922011-11-15 09:50:03 -0500227#ifndef __ASSEMBLY__
Lokesh Vutla28049632013-02-12 01:33:45 +0000228struct srcomp_params {
229 s8 divide_factor;
230 s8 multiply_factor;
231};
232
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000233struct ctrl_ioregs {
234 u32 ctrl_ddrch;
235 u32 ctrl_lpddr2ch;
236 u32 ctrl_ddr3ch;
237 u32 ctrl_ddrio_0;
238 u32 ctrl_ddrio_1;
239 u32 ctrl_ddrio_2;
240 u32 ctrl_emif_sdram_config_ext;
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530241 u32 ctrl_emif_sdram_config_ext_final;
Sricharan Rffa98182013-05-30 03:19:39 +0000242 u32 ctrl_ddr_ctrl_ext_0;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000243};
Mugunthan V Nab48f782013-07-08 16:04:41 +0530244
Nishanth Menonbe3a5532015-08-13 09:51:00 -0500245void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits);
246
Sricharan308fe922011-11-15 09:50:03 -0500247#endif /* __ASSEMBLY__ */
Paul Kocialkowskid5b76242015-07-15 16:02:19 +0200248
249/* Boot parameters */
250#ifndef __ASSEMBLY__
251struct omap_boot_parameters {
252 unsigned int boot_message;
253 unsigned int boot_device_descriptor;
254 unsigned char boot_device;
255 unsigned char reset_reason;
256 unsigned char ch_flags;
257};
258#endif
259
Steve Sakoman1ad21582010-06-08 13:07:46 -0700260#endif