blob: dca28f4495dcd643f28dee841dfff12ed6cdd9ef [file] [log] [blame]
Andy Fleminge52ffb82008-10-30 16:47:16 -05001/*
Jerry Huanged413672011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleminge52ffb82008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040015#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050016#include <mmc.h>
17#include <part.h>
18#include <malloc.h>
19#include <mmc.h>
20#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050022#include <asm/io.h>
23
Andy Fleminge52ffb82008-10-30 16:47:16 -050024DECLARE_GLOBAL_DATA_PTR;
25
26struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080027 uint dsaddr; /* SDMA system address register */
28 uint blkattr; /* Block attributes register */
29 uint cmdarg; /* Command argument register */
30 uint xfertyp; /* Transfer type register */
31 uint cmdrsp0; /* Command response 0 register */
32 uint cmdrsp1; /* Command response 1 register */
33 uint cmdrsp2; /* Command response 2 register */
34 uint cmdrsp3; /* Command response 3 register */
35 uint datport; /* Buffer data port register */
36 uint prsstat; /* Present state register */
37 uint proctl; /* Protocol control register */
38 uint sysctl; /* System Control Register */
39 uint irqstat; /* Interrupt status register */
40 uint irqstaten; /* Interrupt status enable register */
41 uint irqsigen; /* Interrupt signal enable register */
42 uint autoc12err; /* Auto CMD error status register */
43 uint hostcapblt; /* Host controller capabilities register */
44 uint wml; /* Watermark level register */
45 uint mixctrl; /* For USDHC */
46 char reserved1[4]; /* reserved */
47 uint fevt; /* Force event register */
48 uint admaes; /* ADMA error status register */
49 uint adsaddr; /* ADMA system address register */
50 char reserved2[160]; /* reserved */
51 uint hostver; /* Host controller version register */
52 char reserved3[4]; /* reserved */
53 uint dmaerraddr; /* DMA error address register */
54 char reserved4[4]; /* reserved */
55 uint dmaerrattr; /* DMA error attribute register */
56 char reserved5[4]; /* reserved */
57 uint hostcapblt2; /* Host controller capabilities register 2 */
58 char reserved6[8]; /* reserved */
59 uint tcr; /* Tuning control register */
60 char reserved7[28]; /* reserved */
61 uint sddirctl; /* SD direction control register */
62 char reserved8[712]; /* reserved */
63 uint scr; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050064};
65
66/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +000067static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -050068{
69 uint xfertyp = 0;
70
71 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +053072 xfertyp |= XFERTYP_DPSEL;
73#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
74 xfertyp |= XFERTYP_DMAEN;
75#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050076 if (data->blocks > 1) {
77 xfertyp |= XFERTYP_MSBSEL;
78 xfertyp |= XFERTYP_BCEN;
Jerry Huanged413672011-01-06 23:42:19 -060079#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
80 xfertyp |= XFERTYP_AC12EN;
81#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -050082 }
83
84 if (data->flags & MMC_DATA_READ)
85 xfertyp |= XFERTYP_DTDSEL;
86 }
87
88 if (cmd->resp_type & MMC_RSP_CRC)
89 xfertyp |= XFERTYP_CCCEN;
90 if (cmd->resp_type & MMC_RSP_OPCODE)
91 xfertyp |= XFERTYP_CICEN;
92 if (cmd->resp_type & MMC_RSP_136)
93 xfertyp |= XFERTYP_RSPTYP_136;
94 else if (cmd->resp_type & MMC_RSP_BUSY)
95 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
96 else if (cmd->resp_type & MMC_RSP_PRESENT)
97 xfertyp |= XFERTYP_RSPTYP_48;
98
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080099#if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240)
Jason Liubef0ff02011-03-22 01:32:31 +0000100 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
101 xfertyp |= XFERTYP_CMDTYP_ABORT;
102#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500103 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
104}
105
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530106#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
107/*
108 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
109 */
Wolfgang Denka40545c2010-05-09 23:52:59 +0200110static void
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530111esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
112{
Ira Snyder66a722e2011-12-23 08:30:40 +0000113 struct fsl_esdhc_cfg *cfg = mmc->priv;
114 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530115 uint blocks;
116 char *buffer;
117 uint databuf;
118 uint size;
119 uint irqstat;
120 uint timeout;
121
122 if (data->flags & MMC_DATA_READ) {
123 blocks = data->blocks;
124 buffer = data->dest;
125 while (blocks) {
126 timeout = PIO_TIMEOUT;
127 size = data->blocksize;
128 irqstat = esdhc_read32(&regs->irqstat);
129 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
130 && --timeout);
131 if (timeout <= 0) {
132 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200133 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530134 }
135 while (size && (!(irqstat & IRQSTAT_TC))) {
136 udelay(100); /* Wait before last byte transfer complete */
137 irqstat = esdhc_read32(&regs->irqstat);
138 databuf = in_le32(&regs->datport);
139 *((uint *)buffer) = databuf;
140 buffer += 4;
141 size -= 4;
142 }
143 blocks--;
144 }
145 } else {
146 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200147 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530148 while (blocks) {
149 timeout = PIO_TIMEOUT;
150 size = data->blocksize;
151 irqstat = esdhc_read32(&regs->irqstat);
152 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
153 && --timeout);
154 if (timeout <= 0) {
155 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denka40545c2010-05-09 23:52:59 +0200156 return;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530157 }
158 while (size && (!(irqstat & IRQSTAT_TC))) {
159 udelay(100); /* Wait before last byte transfer complete */
160 databuf = *((uint *)buffer);
161 buffer += 4;
162 size -= 4;
163 irqstat = esdhc_read32(&regs->irqstat);
164 out_le32(&regs->datport, databuf);
165 }
166 blocks--;
167 }
168 }
169}
170#endif
171
Andy Fleminge52ffb82008-10-30 16:47:16 -0500172static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
173{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500174 int timeout;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200175 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100176 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Ye.Li33a56b12014-02-20 18:00:57 +0800177
Wolfgang Denka40545c2010-05-09 23:52:59 +0200178 uint wml_value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500179
180 wml_value = data->blocksize/4;
181
182 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530183 if (wml_value > WML_RD_WML_MAX)
184 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500185
Roy Zange5853af2010-02-09 18:23:33 +0800186 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li33a56b12014-02-20 18:00:57 +0800187#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100188 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li33a56b12014-02-20 18:00:57 +0800189#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500190 } else {
Ye.Li33a56b12014-02-20 18:00:57 +0800191#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelson30e9cad2012-04-25 14:28:48 +0000192 flush_dcache_range((ulong)data->src,
193 (ulong)data->src+data->blocks
194 *data->blocksize);
Ye.Li33a56b12014-02-20 18:00:57 +0800195#endif
Priyanka Jain02449632011-02-09 09:24:10 +0530196 if (wml_value > WML_WR_WML_MAX)
197 wml_value = WML_WR_WML_MAX_VAL;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100198 if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500199 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
200 return TIMEOUT;
201 }
Roy Zange5853af2010-02-09 18:23:33 +0800202
203 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
204 wml_value << 16);
Ye.Li33a56b12014-02-20 18:00:57 +0800205#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100206 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li33a56b12014-02-20 18:00:57 +0800207#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500208 }
209
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100210 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500211
212 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530213 /*
214 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
215 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
216 * So, Number of SD Clock cycles for 0.25sec should be minimum
217 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500218 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530219 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500220 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530221 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500222 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530223 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500224 * => timeout + 13 = log2(mmc->clock/4) + 1
225 * => timeout + 13 = fls(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530226 */
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500227 timeout = fls(mmc->clock/4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500228 timeout -= 13;
229
230 if (timeout > 14)
231 timeout = 14;
232
233 if (timeout < 0)
234 timeout = 0;
235
Kumar Gala9a878d52011-01-29 15:36:10 -0600236#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
237 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
238 timeout++;
239#endif
240
Haijun.Zhangedeb83a2014-03-18 17:04:23 +0800241#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
242 timeout = 0xE;
243#endif
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100244 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500245
246 return 0;
247}
248
Eric Nelson30e9cad2012-04-25 14:28:48 +0000249static void check_and_invalidate_dcache_range
250 (struct mmc_cmd *cmd,
251 struct mmc_data *data) {
252 unsigned start = (unsigned)data->dest ;
253 unsigned size = roundup(ARCH_DMA_MINALIGN,
254 data->blocks*data->blocksize);
255 unsigned end = start+size ;
256 invalidate_dcache_range(start, end);
257}
Andy Fleminge52ffb82008-10-30 16:47:16 -0500258/*
259 * Sends a command out on the bus. Takes the mmc pointer,
260 * a command pointer, and an optional data pointer.
261 */
262static int
263esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
264{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500265 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500266 uint xfertyp;
267 uint irqstat;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200268 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100269 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500270
Jerry Huanged413672011-01-06 23:42:19 -0600271#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
272 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
273 return 0;
274#endif
275
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100276 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500277
278 sync();
279
280 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100281 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
282 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
283 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500284
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100285 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
286 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500287
288 /* Wait at least 8 SD clock cycles before the next command */
289 /*
290 * Note: This is way more than 8 cycles, but 1ms seems to
291 * resolve timing issues with some cards
292 */
293 udelay(1000);
294
295 /* Set up for a data transfer if we have one */
296 if (data) {
Andy Fleminge52ffb82008-10-30 16:47:16 -0500297 err = esdhc_setup_data(mmc, data);
298 if(err)
299 return err;
300 }
301
302 /* Figure out the transfer arguments */
303 xfertyp = esdhc_xfertyp(cmd, data);
304
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500305 /* Mask all irqs */
306 esdhc_write32(&regs->irqsigen, 0);
307
Andy Fleminge52ffb82008-10-30 16:47:16 -0500308 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100309 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu9919d642011-11-25 00:18:04 +0000310#if defined(CONFIG_FSL_USDHC)
311 esdhc_write32(&regs->mixctrl,
312 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
313 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
314#else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100315 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu9919d642011-11-25 00:18:04 +0000316#endif
Dirk Behmed8552d62012-03-26 03:13:05 +0000317
Andy Fleminge52ffb82008-10-30 16:47:16 -0500318 /* Wait for the command to complete */
Dirk Behmed8552d62012-03-26 03:13:05 +0000319 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100320 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500321
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100322 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500323
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500324 if (irqstat & CMD_ERR) {
325 err = COMM_ERR;
326 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000327 }
328
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500329 if (irqstat & IRQSTAT_CTOE) {
330 err = TIMEOUT;
331 goto out;
332 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500333
Dirk Behmed8552d62012-03-26 03:13:05 +0000334 /* Workaround for ESDHC errata ENGcm03648 */
335 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
336 int timeout = 2500;
337
338 /* Poll on DATA0 line for cmd with busy signal for 250 ms */
339 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
340 PRSSTAT_DAT0)) {
341 udelay(100);
342 timeout--;
343 }
344
345 if (timeout <= 0) {
346 printf("Timeout waiting for DAT0 to go high!\n");
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500347 err = TIMEOUT;
348 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000349 }
350 }
351
Andy Fleminge52ffb82008-10-30 16:47:16 -0500352 /* Copy the response to the response buffer */
353 if (cmd->resp_type & MMC_RSP_136) {
354 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
355
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100356 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
357 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
358 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
359 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530360 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
361 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
362 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
363 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500364 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100365 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500366
367 /* Wait until all of the blocks are transferred */
368 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530369#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
370 esdhc_pio_read_write(mmc, data);
371#else
Andy Fleminge52ffb82008-10-30 16:47:16 -0500372 do {
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100373 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500374
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500375 if (irqstat & IRQSTAT_DTOE) {
376 err = TIMEOUT;
377 goto out;
378 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000379
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500380 if (irqstat & DATA_ERR) {
381 err = COMM_ERR;
382 goto out;
383 }
Andrew Gabbasov4a929622013-04-07 23:06:08 +0000384 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li33a56b12014-02-20 18:00:57 +0800385
Eric Nelson70e68692013-04-03 12:31:56 +0000386 if (data->flags & MMC_DATA_READ)
387 check_and_invalidate_dcache_range(cmd, data);
Ye.Li33a56b12014-02-20 18:00:57 +0800388#endif
Andy Fleminge52ffb82008-10-30 16:47:16 -0500389 }
390
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500391out:
392 /* Reset CMD and DATA portions on error */
393 if (err) {
394 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
395 SYSCTL_RSTC);
396 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
397 ;
398
399 if (data) {
400 esdhc_write32(&regs->sysctl,
401 esdhc_read32(&regs->sysctl) |
402 SYSCTL_RSTD);
403 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
404 ;
405 }
406 }
407
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100408 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500409
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500410 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500411}
412
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000413static void set_sysctl(struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500414{
Andy Fleminge52ffb82008-10-30 16:47:16 -0500415 int div, pre_div;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200416 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100417 volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000418 int sdhc_clk = cfg->sdhc_clk;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500419 uint clk;
420
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200421 if (clock < mmc->cfg->f_min)
422 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100423
Andy Fleminge52ffb82008-10-30 16:47:16 -0500424 if (sdhc_clk / 16 > clock) {
425 for (pre_div = 2; pre_div < 256; pre_div *= 2)
426 if ((sdhc_clk / pre_div) <= (clock * 16))
427 break;
428 } else
429 pre_div = 2;
430
431 for (div = 1; div <= 16; div++)
432 if ((sdhc_clk / (div * pre_div)) <= clock)
433 break;
434
435 pre_div >>= 1;
436 div -= 1;
437
438 clk = (pre_div << 8) | (div << 4);
439
Kumar Gala09876a32010-03-18 15:51:05 -0500440 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100441
442 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500443
444 udelay(10000);
445
Kumar Gala09876a32010-03-18 15:51:05 -0500446 clk = SYSCTL_PEREN | SYSCTL_CKEN;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100447
448 esdhc_setbits32(&regs->sysctl, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500449}
450
451static void esdhc_set_ios(struct mmc *mmc)
452{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200453 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100454 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500455
456 /* Set the clock speed */
457 set_sysctl(mmc, mmc->clock);
458
459 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100460 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500461
462 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100463 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500464 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100465 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
466
Andy Fleminge52ffb82008-10-30 16:47:16 -0500467}
468
469static int esdhc_init(struct mmc *mmc)
470{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200471 struct fsl_esdhc_cfg *cfg = mmc->priv;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100472 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500473 int timeout = 1000;
474
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100475 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200476 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100477
478 /* Wait until the controller is available */
479 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
480 udelay(1000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500481
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000482#ifndef ARCH_MXC
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530483 /* Enable cache snooping */
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000484 esdhc_write32(&regs->scr, 0x00000040);
485#endif
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530486
Dirk Behmedbe67252013-07-15 15:44:29 +0200487 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500488
489 /* Set the initial clock speed */
Jerry Huang0caea1a2010-11-25 17:06:07 +0000490 mmc_set_clock(mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500491
492 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100493 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500494
495 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100496 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500497
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100498 /* Set timout to the maximum value */
499 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500500
Thierry Reding8cee4c982012-01-02 01:15:38 +0000501 return 0;
502}
503
504static int esdhc_getcd(struct mmc *mmc)
505{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200506 struct fsl_esdhc_cfg *cfg = mmc->priv;
Thierry Reding8cee4c982012-01-02 01:15:38 +0000507 struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
508 int timeout = 1000;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500509
Haijun.Zhang05f58542014-01-10 13:52:17 +0800510#ifdef CONFIG_ESDHC_DETECT_QUIRK
511 if (CONFIG_ESDHC_DETECT_QUIRK)
512 return 1;
513#endif
Thierry Reding8cee4c982012-01-02 01:15:38 +0000514 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
515 udelay(1000);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100516
Thierry Reding8cee4c982012-01-02 01:15:38 +0000517 return timeout > 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500518}
519
Jerry Huangb7ef7562010-03-18 15:57:06 -0500520static void esdhc_reset(struct fsl_esdhc *regs)
521{
522 unsigned long timeout = 100; /* wait max 100 ms */
523
524 /* reset the controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200525 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huangb7ef7562010-03-18 15:57:06 -0500526
527 /* hardware clears the bit when it is done */
528 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
529 udelay(1000);
530 if (!timeout)
531 printf("MMC/SD: Reset never completed.\n");
532}
533
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200534static const struct mmc_ops esdhc_ops = {
535 .send_cmd = esdhc_send_cmd,
536 .set_ios = esdhc_set_ios,
537 .init = esdhc_init,
538 .getcd = esdhc_getcd,
539};
540
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100541int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500542{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100543 struct fsl_esdhc *regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500544 struct mmc *mmc;
Li Yangd4933f22010-11-25 17:06:09 +0000545 u32 caps, voltage_caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500546
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100547 if (!cfg)
548 return -1;
549
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100550 regs = (struct fsl_esdhc *)cfg->esdhc_base;
551
Jerry Huangb7ef7562010-03-18 15:57:06 -0500552 /* First reset the eSDHC controller */
553 esdhc_reset(regs);
554
Jerry Huang4e3bfa02012-05-17 23:57:02 +0000555 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
556 | SYSCTL_IPGEN | SYSCTL_CKEN);
557
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200558 memset(&cfg->cfg, 0, sizeof(cfg->cfg));
559
Li Yangd4933f22010-11-25 17:06:09 +0000560 voltage_caps = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500561 caps = regs->hostcapblt;
Roy Zang39356612011-01-07 00:06:47 -0600562
563#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
564 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
565 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
566#endif
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800567
568/* T4240 host controller capabilities register should have VS33 bit */
569#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
570 caps = caps | ESDHC_HOSTCAPBLT_VS33;
571#endif
572
Andy Fleminge52ffb82008-10-30 16:47:16 -0500573 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yangd4933f22010-11-25 17:06:09 +0000574 voltage_caps |= MMC_VDD_165_195;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500575 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yangd4933f22010-11-25 17:06:09 +0000576 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500577 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yangd4933f22010-11-25 17:06:09 +0000578 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
579
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200580 cfg->cfg.name = "FSL_SDHC";
581 cfg->cfg.ops = &esdhc_ops;
Li Yangd4933f22010-11-25 17:06:09 +0000582#ifdef CONFIG_SYS_SD_VOLTAGE
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200583 cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yangd4933f22010-11-25 17:06:09 +0000584#else
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200585 cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000586#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200587 if ((cfg->cfg.voltages & voltage_caps) == 0) {
Li Yangd4933f22010-11-25 17:06:09 +0000588 printf("voltage not supported by controller\n");
589 return -1;
590 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500591
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200592 cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500593
Abbas Razae6bf9772013-03-25 09:13:34 +0000594 if (cfg->max_bus_width > 0) {
595 if (cfg->max_bus_width < 8)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200596 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Abbas Razae6bf9772013-03-25 09:13:34 +0000597 if (cfg->max_bus_width < 4)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200598 cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
Abbas Razae6bf9772013-03-25 09:13:34 +0000599 }
600
Andy Fleminge52ffb82008-10-30 16:47:16 -0500601 if (caps & ESDHC_HOSTCAPBLT_HSS)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200602 cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500603
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800604#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
605 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200606 cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800607#endif
608
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200609 cfg->cfg.f_min = 400000;
610 cfg->cfg.f_max = MIN(gd->arch.sdhc_clk, 52000000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500611
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200612 cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
613
614 mmc = mmc_create(&cfg->cfg, cfg);
615 if (mmc == NULL)
616 return -1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500617
618 return 0;
619}
620
621int fsl_esdhc_mmc_init(bd_t *bis)
622{
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100623 struct fsl_esdhc_cfg *cfg;
624
Fabio Estevam6592a992012-12-27 08:51:08 +0000625 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100626 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glass9e247d12012-12-13 20:49:05 +0000627 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100628 return fsl_esdhc_initialize(bis, cfg);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500629}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400630
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100631#ifdef CONFIG_OF_LIBFDT
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400632void fdt_fixup_esdhc(void *blob, bd_t *bd)
633{
634 const char *compat = "fsl,esdhc";
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400635
Chenhui Zhao025eab02011-01-04 17:23:05 +0800636#ifdef CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400637 if (!hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800638 do_fixup_by_compat(blob, compat, "status", "disabled",
639 8 + 1, 1);
640 return;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400641 }
Chenhui Zhao025eab02011-01-04 17:23:05 +0800642#endif
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400643
644 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000645 gd->arch.sdhc_clk, 1);
Chenhui Zhao025eab02011-01-04 17:23:05 +0800646
647 do_fixup_by_compat(blob, compat, "status", "okay",
648 4 + 1, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400649}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100650#endif