blob: ece9e691454144ba53e58ca16016a3417b5d2039 [file] [log] [blame]
Michal Simekf97470e2019-06-28 13:18:50 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * dts file for Xilinx Versal a2197 RevA System Controller
4 *
5 * (C) Copyright 2019, Xilinx, Inc.
6 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simekf97470e2019-06-28 13:18:50 +02008 */
9/dts-v1/;
10
11#include "zynqmp.dtsi"
12#include "zynqmp-clk-ccf.dtsi"
13#include <dt-bindings/gpio/gpio.h>
14
15/ {
16 model = "Versal System Controller on a2197 Memory Char board RevA";
17 compatible = "xlnx,zynqmp-m-a2197-02-revA", "xlnx,zynqmp-a2197-revA",
18 "xlnx,zynqmp-a2197", "xlnx,zynqmp";
19
20 aliases {
21 ethernet0 = &gem0;
Michal Simekf97470e2019-06-28 13:18:50 +020022 i2c0 = &i2c0;
23 i2c1 = &i2c1;
24 mmc0 = &sdhci0;
25 mmc1 = &sdhci1;
Michal Simek53b145d2021-06-03 11:46:50 +020026 nvmem0 = &eeprom;
Michal Simekf97470e2019-06-28 13:18:50 +020027 rtc0 = &rtc;
28 serial0 = &uart0;
29 serial1 = &uart1;
30 serial2 = &dcc;
31 usb0 = &usb0;
32 usb1 = &usb1;
33 spi0 = &qspi;
34 };
35
36 chosen {
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
Michal Simekf97470e2019-06-28 13:18:50 +020039 };
40
41 memory@0 {
42 device_type = "memory";
43 reg = <0x0 0x0 0x0 0x80000000>; /* FIXME don't know how big memory is there */
44 };
45
46 ina226-vcc-aux {
47 compatible = "iio-hwmon";
48 io-channels = <&vcc_aux 0>, <&vcc_aux 1>, <&vcc_aux 2>, <&vcc_aux 3>;
49 };
50 ina226-vcc-ram {
51 compatible = "iio-hwmon";
52 io-channels = <&vcc_ram 0>, <&vcc_ram 1>, <&vcc_ram 2>, <&vcc_ram 3>;
53 };
54 ina226-vcc1v1-lp4 {
55 compatible = "iio-hwmon";
56 io-channels = <&vcc1v1_lp4 0>, <&vcc1v1_lp4 1>, <&vcc1v1_lp4 2>, <&vcc1v1_lp4 3>;
57 };
58 ina226-vcc1v2-lp4 {
59 compatible = "iio-hwmon";
60 io-channels = <&vcc1v2_lp4 0>, <&vcc1v2_lp4 1>, <&vcc1v2_lp4 2>, <&vcc1v2_lp4 3>;
61 };
62 ina226-vdd1-1v8-lp4 {
63 compatible = "iio-hwmon";
64 io-channels = <&vdd1_1v8_lp4 0>, <&vdd1_1v8_lp4 1>, <&vdd1_1v8_lp4 2>, <&vdd1_1v8_lp4 3>;
65 };
66};
67
68&qspi {
69 status = "okay";
Michal Simekf97470e2019-06-28 13:18:50 +020070 flash@0 {
71 compatible = "m25p80", "jedec,spi-nor"; /* 32MB */
72 #address-cells = <1>;
73 #size-cells = <1>;
74 reg = <0x0>;
Amit Kumar Mahapatraa02408b2022-05-10 16:33:01 +020075 spi-tx-bus-width = <4>;
Michal Simekf97470e2019-06-28 13:18:50 +020076 spi-rx-bus-width = <4>;
77 spi-max-frequency = <108000000>;
78 };
79};
80
81&sdhci0 { /* emmc MIO 13-23 - with some settings 16GB */
82 status = "okay";
83 non-removable;
84 disable-wp;
85 bus-width = <8>;
Michal Simek3b662642020-07-22 17:42:43 +020086 xlnx,mio-bank = <0>; /* FIXME tap delay */
Michal Simekf97470e2019-06-28 13:18:50 +020087};
88
89&uart0 { /* uart0 MIO38-39 */
90 status = "okay";
Michal Simekf97470e2019-06-28 13:18:50 +020091};
92
93&uart1 { /* uart1 MIO40-41 */
94 status = "okay";
Michal Simekf97470e2019-06-28 13:18:50 +020095};
96
97&sdhci1 { /* sd1 MIO45-51 cd in place */
98 status = "disable";
99 no-1-8-v;
100 disable-wp;
Michal Simek3b662642020-07-22 17:42:43 +0200101 xlnx,mio-bank = <1>;
Michal Simekf97470e2019-06-28 13:18:50 +0200102};
103
104&gem0 {
105 status = "okay";
106 phy-handle = <&phy0>;
107 phy-mode = "sgmii";
Michal Simek0641df72023-09-22 12:35:36 +0200108 mdio: mdio {
109 #address-cells = <1>;
110 #size-cells = <0>;
111 reset-gpios = <&gpio 142 GPIO_ACTIVE_LOW>;
112 phy0: ethernet-phy@0 { /* marwell m88e1512 - SGMII */
113 reg = <0>;
114 };
Michal Simekf97470e2019-06-28 13:18:50 +0200115 };
116};
117
118&gpio {
119 status = "okay";
120 gpio-line-names = "SCLK_OUT", "MISO_MO1", "MO2", "MO3", "MOSI_MIO0", /* 0 - 4 */
121 "N_SS_OUT", "", "SYS_CTRL0", "SYS_CTRL1", "SYS_CTRL2", /* 5 - 9 */
122 "SYS_CTRL3", "SYS_CTRL4", "SYS_CTRL5", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */
123 "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */
124 "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST_B", "", /* 20 - 24 */
125 "", "RXD0_IN", "TXD0_OUT", "TXD1_OUT", "RXD1_IN", /* 25 - 29 */
126 "", "", "", "", "LP_I2C0_PMC_SCL", /* 30 - 34 */
127 "LP_I2C0_PMC_SDA", "LP_I2C1_SCL", "LP_I2C1_SDA", "UART0_RXD_IN", "UART0_TXD_OUT", /* 35 - 39 */
128 "UART1_TXD_OUT", "UART1_RXD_IN", "ETH_RESET_B", "", "", /* 40 - 44 */
129 "SD1_CD_B", "SD1_DATA0", "SD1_DATA1", "SD1_DATA2", "SD1_DATA3", /* 45 - 49 */
130 "SD1_CMD", "SD1_CLK", "USB0_CLK", "USB0_DIR", "USB0_DATA2", /* 50 - 54 */
131 "USB0_NXT", "USB0_DATA0", "USB0_DATA1", "USB0_STP", "USB0_DATA3", /* 55 - 59 */
132 "USB0_DATA4", "USB0_DATA5", "USB0_DATA6", "USB0_DATA7", "USB1_CLK", /* 60 - 64 */
133 "USB1_DIR", "USB1_DATA2", "USB1_NXT", "USB1_DATA0", "USB1_DATA1", /* 65 - 69 */
134 "USB1_STP", "USB1_DATA3", "USB1_DATA4", "USB1_DATA5", "USB1_DATA6", /* 70 - 74 */
135 "USB1_DATA7", "ETH_MDC", "ETH_MDIO", /* 75 - 77, MIO end and EMIO start */
136 "", "", "", "", "", /* 78 - 79 */
137 "", "", "", "", "", /* 80 - 84 */
138 "", "", "", "", "", /* 85 -89 */
139 "", "", "", "", "", /* 90 - 94 */
140 "", "", "", "", "", /* 95 - 99 */
141 "", "", "", "", "", /* 100 - 104 */
142 "", "", "", "", "", /* 105 - 109 */
143 "", "", "", "", "", /* 110 - 114 */
144 "", "", "", "", "", /* 115 - 119 */
145 "", "", "", "", "", /* 120 - 124 */
146 "", "", "", "", "", /* 125 - 129 */
147 "", "", "", "", "", /* 130 - 134 */
148 "", "", "", "", "", /* 135 - 139 */
149 "", "", "", "", "", /* 140 - 144 */
150 "", "", "", "", "", /* 145 - 149 */
151 "", "", "", "", "", /* 150 - 154 */
152 "", "", "", "", "", /* 155 - 159 */
153 "", "", "", "", "", /* 160 - 164 */
154 "", "", "", "", "", /* 165 - 169 */
Michal Simekfdf3fc62023-07-10 14:37:31 +0200155 "", "", "", ""; /* 170 - 173 */
Michal Simekf97470e2019-06-28 13:18:50 +0200156};
157
158&i2c0 { /* MIO 34-35 - can't stay here */
159 status = "okay";
160 clock-frequency = <400000>;
161 i2c-mux@74 { /* u46 */
162 compatible = "nxp,pca9548";
163 #address-cells = <1>;
164 #size-cells = <0>;
165 reg = <0x74>;
166 /* FIXME reset connected to SYSCTRL_IIC_MUX0_RESET */
167 i2c@0 { /* PMBUS must be enabled via SW21 */
168 #address-cells = <1>;
169 #size-cells = <0>;
170 reg = <0>;
171 reg_vcc1v2_lp4: tps544@15 { /* u97 */
172 compatible = "ti,tps544b25";
173 reg = <0x15>;
174 };
175 reg_vcc1v1_lp4: tps544@16 { /* u95 */
176 compatible = "ti,tps544b25";
177 reg = <0x16>;
178 };
179 reg_vdd1_1v8_lp4: tps544@17 { /* u99 */
180 compatible = "ti,tps544b25";
181 reg = <0x17>;
182 };
183 /* UTIL_PMBUS connection */
184 reg_vcc1v8: tps544@13 { /* u92 */
185 compatible = "ti,tps544b25";
186 reg = <0x13>;
187 };
188 reg_vcc3v3: tps544@14 { /* u93 */
189 compatible = "ti,tps544b25";
190 reg = <0x14>;
191 };
192 reg_vcc5v0: tps544@1e { /* u94 */
193 compatible = "ti,tps544b25";
194 reg = <0x1e>;
195 };
Michal Simekf97470e2019-06-28 13:18:50 +0200196 };
197 i2c@1 { /* PMBUS_INA226 */
198 #address-cells = <1>;
199 #size-cells = <0>;
200 reg = <1>;
201 vcc_aux: ina226@42 { /* u86 */
202 compatible = "ti,ina226";
203 #io-channel-cells = <1>;
204 label = "ina226-vcc-aux";
205 reg = <0x42>;
206 shunt-resistor = <5000>;
207 };
208 vcc_ram: ina226@43 { /* u81 */
209 compatible = "ti,ina226";
210 #io-channel-cells = <1>;
211 label = "ina226-vcc-ram";
212 reg = <0x43>;
213 shunt-resistor = <5000>;
214 };
215 vcc1v1_lp4: ina226@46 { /* u96 */
216 compatible = "ti,ina226";
217 #io-channel-cells = <1>;
218 label = "ina226-vcc1v1-lp4";
219 reg = <0x46>;
220 shunt-resistor = <5000>;
221 };
222 vcc1v2_lp4: ina226@47 { /* u98 */
223 compatible = "ti,ina226";
224 #io-channel-cells = <1>;
225 label = "ina226-vcc1v2-lp4";
226 reg = <0x47>;
227 shunt-resistor = <5000>;
228 };
229 vdd1_1v8_lp4: ina226@48 { /* u100 */
230 compatible = "ti,ina226";
231 #io-channel-cells = <1>;
232 label = "ina226-vdd1-1v8-lp4";
233 reg = <0x48>;
234 shunt-resistor = <5000>;
235 };
236 };
237 i2c@2 { /* PMBUS1 */
238 #address-cells = <1>;
239 #size-cells = <0>;
240 reg = <2>;
Michal Simekb6964242022-06-15 11:56:55 +0200241 reg_vccint: tps53681@60 { /* u69 - 0xc0 */
Michal Simekf97470e2019-06-28 13:18:50 +0200242 compatible = "ti,tps53681", "ti,tps53679";
Michal Simekb6964242022-06-15 11:56:55 +0200243 reg = <0x60>;
Michal Simekf97470e2019-06-28 13:18:50 +0200244 };
245 reg_vcc_pmc: tps544@7 { /* u80 */
246 compatible = "ti,tps544b25";
247 reg = <0x7>;
248 };
249 reg_vcc_ram: tps544@8 { /* u82 */
250 compatible = "ti,tps544b25";
251 reg = <0x8>;
252 };
253 reg_vcc_pslp: tps544@9 { /* u83 */
254 compatible = "ti,tps544b25";
255 reg = <0x9>;
256 };
257 reg_vcc_psfp: tps544@a { /* u84 */
258 compatible = "ti,tps544b25";
259 reg = <0xa>;
260 };
261 reg_vccaux: tps544@d { /* u85 */
262 compatible = "ti,tps544b25";
263 reg = <0xd>;
264 };
265 reg_vccaux_pmc: tps544@e { /* u87 */
266 compatible = "ti,tps544b25";
267 reg = <0xe>;
268 };
269 reg_vcco_500: tps544@f { /* u88 */
270 compatible = "ti,tps544b25";
271 reg = <0xf>;
272 };
273 reg_vcco_501: tps544@10 { /* u89 */
274 compatible = "ti,tps544b25";
275 reg = <0x10>;
276 };
277 reg_vcco_502: tps544@11 { /* u90 */
278 compatible = "ti,tps544b25";
279 reg = <0x11>;
280 };
281 reg_vcco_503: tps544@12 { /* u91 */
282 compatible = "ti,tps544b25";
283 reg = <0x12>;
284 };
285 };
286 i2c@3 { /* MEM PMBUS - FIXME bug in schematics */
287 #address-cells = <1>;
288 #size-cells = <0>;
289 /* reg = <3>; */
290 };
291 i2c@4 { /* LP_I2C_SM */
292 #address-cells = <1>;
293 #size-cells = <0>;
294 reg = <4>;
295 /* connected to U20G */
296 };
297 i2c@5 { /* C0_DDR4_RDIMM */
298 #address-cells = <1>;
299 #size-cells = <0>;
300 reg = <5>;
301 };
302 i2c@6 { /* C2_DDR5_RDIMM */
303 #address-cells = <1>;
304 #size-cells = <0>;
305 reg = <6>;
306 };
307 i2c@7 { /* C3_DDR4_UDIMM */
308 #address-cells = <1>;
309 #size-cells = <0>;
310 reg = <7>;
311 };
312 };
313};
314
315/* TODO sysctrl via J239 */
316/* TODO samtec J212G/H via J242 */
317/* TODO teensy via U30 PCA9543A bus 1 */
318&i2c1 { /* i2c1 MIO 36-37 */
319 status = "okay";
320 clock-frequency = <400000>;
321
322 /* Must be enabled via J242 */
323 eeprom_versal: eeprom@51 { /* x-prc-01-revA u116, x-prc-02-revA u12 */
324 compatible = "atmel,24c02";
325 reg = <0x51>;
326 };
327
328 i2c-mux@74 { /* u47 */
329 compatible = "nxp,pca9548";
330 #address-cells = <1>;
331 #size-cells = <0>;
332 reg = <0x74>;
333 /* FIXME reset connected to SYSCTRL_IIC_MUX1_RESET */
334 dc_i2c: i2c@0 { /* DC_I2C */
335 #address-cells = <1>;
336 #size-cells = <0>;
337 reg = <0>;
338 /* Use for storing information about SC board */
339 eeprom: eeprom@54 { /* u51 - m24128 16kB FIXME addr */
340 compatible = "atmel,24c08";
341 reg = <0x54>;
342 };
343 si570_ref_clk: clock-generator@5d { /* u26 */
344 #clock-cells = <0>;
345 compatible = "silabs,si570";
346 reg = <0x5d>; /* FIXME addr */
347 temperature-stability = <50>;
Michal Simekf86d2b52021-03-09 12:43:42 +0100348 factory-fout = <33333333>;
Michal Simekf97470e2019-06-28 13:18:50 +0200349 clock-frequency = <33333333>;
350 clock-output-names = "REF_CLK"; /* FIXME */
Michal Simekf86d2b52021-03-09 12:43:42 +0100351 silabs,skip-recall;
Michal Simekf97470e2019-06-28 13:18:50 +0200352 };
353 /* Connection via Samtec U20D */
354 /* Use for storing information about X-PRC card */
355 x_prc_eeprom: eeprom@52 { /* x-prc-01-revA u120, x-prc-02-revA u16 */
356 compatible = "atmel,24c02";
357 reg = <0x52>;
358 };
359
360 /* Use for setting up certain features on X-PRC card */
361 x_prc_tca9534: gpio@22 { /* x-prc-01-revA u121, x-prc-02-revA u17 */
362 compatible = "nxp,pca9534";
363 reg = <0x22>;
364 gpio-controller; /* IRQ not connected */
365 #gpio-cells = <2>;
366 gpio-line-names = "sw4_1", "sw4_2", "sw4_3", "sw4_4",
367 "", "", "", "";
Michal Simekc8288e32023-09-27 11:57:48 +0200368 gtr-sel0 {
Michal Simekf97470e2019-06-28 13:18:50 +0200369 gpio-hog;
370 gpios = <0 0>;
371 input; /* FIXME add meaning */
372 line-name = "sw4_1";
373 };
Michal Simekc8288e32023-09-27 11:57:48 +0200374 gtr-sel1 {
Michal Simekf97470e2019-06-28 13:18:50 +0200375 gpio-hog;
376 gpios = <1 0>;
377 input; /* FIXME add meaning */
378 line-name = "sw4_2";
379 };
Michal Simekc8288e32023-09-27 11:57:48 +0200380 gtr-sel2 {
Michal Simekf97470e2019-06-28 13:18:50 +0200381 gpio-hog;
382 gpios = <2 0>;
383 input; /* FIXME add meaning */
384 line-name = "sw4_3";
385 };
Michal Simekc8288e32023-09-27 11:57:48 +0200386 gtr-sel3 {
Michal Simekf97470e2019-06-28 13:18:50 +0200387 gpio-hog;
388 gpios = <3 0>;
389 input; /* FIXME add meaning */
390 line-name = "sw4_4";
391 };
392 };
393 };
394 i2c@2 { /* C0_DDR4 */
395 #address-cells = <1>;
396 #size-cells = <0>;
397 reg = <2>;
398 si570_c0_ddr4: clock-generator@55 { /* u4 */
399 #clock-cells = <0>;
400 compatible = "silabs,si570";
401 reg = <0x55>;
402 temperature-stability = <50>;
403 factory-fout = <30000000>;
404 clock-frequency = <30000000>;
405 clock-output-names = "C0_DD4_SI570_CLK";
406 };
407 };
408 i2c@3 { /* C1_RLD3 */
409 #address-cells = <1>;
410 #size-cells = <0>;
411 reg = <3>;
412 si570_c1_lp4: clock-generator@55 { /* u7 */
413 #clock-cells = <0>;
414 compatible = "silabs,si570";
415 reg = <0x55>;
416 temperature-stability = <50>;
417 factory-fout = <30000000>;
418 clock-frequency = <30000000>;
419 clock-output-names = "C1_RLD3_SI570_CLK";
420 };
421 };
422 i2c@4 { /* C2_DDR5 */
423 #address-cells = <1>;
424 #size-cells = <0>;
425 reg = <4>;
426 si570_c2_lp4: clock-generator@55 { /* u10 */
427 #clock-cells = <0>;
428 compatible = "silabs,si570";
429 reg = <0x55>;
430 temperature-stability = <50>;
431 factory-fout = <30000000>;
432 clock-frequency = <30000000>;
433 clock-output-names = "C2_DDR5_SI570_CLK";
434 };
435 };
436 i2c@5 { /* C3_DDR4 */
437 #address-cells = <1>;
438 #size-cells = <0>;
439 reg = <5>;
440 si570_c3_lp4: clock-generator@55 { /* u15 */
441 #clock-cells = <0>;
442 compatible = "silabs,si570";
443 reg = <0x55>;
444 temperature-stability = <50>;
445 factory-fout = <30000000>;
446 clock-frequency = <30000000>;
447 clock-output-names = "C3_LP4_SI570_CLK";
448 };
449 };
450 i2c@6 { /* HSDP_SI570 */
451 #address-cells = <1>;
452 #size-cells = <0>;
453 reg = <6>;
454 si570_hsdp: clock-generator@5d { /* u19 */
455 #clock-cells = <0>;
456 compatible = "silabs,si570";
457 reg = <0x5d>;
458 temperature-stability = <50>;
459 factory-fout = <156250000>;
460 clock-frequency = <156250000>;
461 clock-output-names = "HSDP_SI570";
462 };
463 };
464 };
465};
466
467&usb0 {
468 status = "okay";
Michal Simekf97470e2019-06-28 13:18:50 +0200469};
470
471&dwc3_0 {
472 status = "okay";
473 dr_mode = "host";
474 /* dr_mode = "peripheral"; */
475 maximum-speed = "high-speed";
476};
477
478&usb1 {
479 status = "disabled"; /* not at mem board */
Michal Simekf97470e2019-06-28 13:18:50 +0200480};
481
482&dwc3_1 {
483 /delete-property/ phy-names ;
484 /delete-property/ phys ;
485 maximum-speed = "high-speed";
486 snps,dis_u2_susphy_quirk ;
487 snps,dis_u3_susphy_quirk ;
488 status = "disabled";
489};