blob: 454dbd30b612c40f41290962946d2f0c0c549e5f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02002/*
3 * (C) Copyright 2008
4 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5 *
6 * Wolfgang Denk <wd@denx.de>
7 * Copyright 2004 Freescale Semiconductor.
8 * (C) Copyright 2002,2003 Motorola,Inc.
9 * Xianghua Xiao <X.Xiao@motorola.com>
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020010 */
11
12/*
13 * Socrates
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020020#define CONFIG_SOCRATES 1
21
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020022/*
23 * Only possible on E500 Version 2 or newer cores.
24 */
25#define CONFIG_ENABLE_36BIT_PHYS 1
26
27/*
28 * sysclk for MPC85xx
29 *
30 * Two valid values are:
31 * 33000000
32 * 66000000
33 *
34 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
35 * is likely the desired value here, so that is now the default.
36 * The board, however, can run at 66MHz. In any event, this value
37 * must match the settings of some switches. Details can be found
38 * in the README.mpc85xxads.
39 */
40
41#ifndef CONFIG_SYS_CLK_FREQ
42#define CONFIG_SYS_CLK_FREQ 66666666
43#endif
44
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
48#define CONFIG_L2_CACHE /* toggle L2 cache */
49#define CONFIG_BTB /* toggle branch predition */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020054
Timur Tabid8f341c2011-08-04 18:03:41 -050055#define CONFIG_SYS_CCSRBAR 0xE0000000
56#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020057
Kumar Gala01135a82008-08-26 22:56:56 -050058/* DDR Setup */
Kumar Gala01135a82008-08-26 22:56:56 -050059#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Kumar Gala01135a82008-08-26 22:56:56 -050060
Kumar Gala01135a82008-08-26 22:56:56 -050061#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
62
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
64#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050065#define CONFIG_VERY_BIG_RAM
66
Kumar Gala01135a82008-08-26 22:56:56 -050067#define CONFIG_DIMM_SLOTS_PER_CTLR 1
68#define CONFIG_CHIP_SELECTS_PER_CTRL 2
69
70/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020071#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020072
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020073
74/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
76#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
77#define CONFIG_SYS_DDR_TIMING_0 0x00260802
78#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
79#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
80#define CONFIG_SYS_DDR_MODE 0x00480432
81#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
82#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
83#define CONFIG_SYS_DDR_CONFIG 0xC3008000
84#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
85#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020086
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020087/*
88 * Flash on the LocalBus
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020091
Heiko Schocher27b9b722019-10-16 05:55:46 +020092#define CONFIG_SYS_FLASH_QUIET_TEST
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_FLASH0 0xFE000000
94#define CONFIG_SYS_FLASH1 0xFC000000
95#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
98#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020099
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
101#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
102#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
103#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
106#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
107#undef CONFIG_SYS_FLASH_CHECKSUM
108#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
109#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200110
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200111#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
114#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
115#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
116#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_INIT_RAM_LOCK 1
119#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200120#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200121
Wolfgang Denk0191e472010-10-26 14:34:52 +0200122#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200124
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200125#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Detlev Zundel0244f672008-08-15 15:42:12 +0200126
127/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_FPGA_BASE 0xc0000000
129#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
130#define CONFIG_SYS_HMI_BASE 0xc0010000
131#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200132#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
Detlev Zundel0244f672008-08-15 15:42:12 +0200133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
135#define CONFIG_SYS_MAX_NAND_DEVICE 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200136
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200137/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_LIME_BASE 0xc8000000
139#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
140#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
141#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200142
Heiko Schocherf707b402019-10-16 05:55:52 +0200143#define CONFIG_SYS_SPD_BUS_NUM 0
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200144
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200145/*
146 * General PCI
147 * Memory space is mapped 1-1.
148 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200149
Sergei Poselenove13be1a2008-05-27 13:47:00 +0200150/* PCI is clocked by the external source at 33 MHz */
151#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
153#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
154#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
155#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
156#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
157#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200158
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200159#define CONFIG_TSEC1 1
160#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200161#define CONFIG_TSEC3 1
162#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200163#undef CONFIG_MPC85XX_FEC
164
165#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200166#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200167
168#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200169#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200170#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200171#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200172
Sergei Poselenov6be57752008-05-08 17:46:23 +0200173/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200174#define CONFIG_ETHPRIME "TSEC0"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200175
Sergei Poselenov09842c52008-05-07 15:10:49 +0200176#define CONFIG_HAS_ETH0
177#define CONFIG_HAS_ETH1
178
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200179/*
180 * Environment
181 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200182
183#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200185
186#define CONFIG_TIMESTAMP /* Print image info with ts */
187
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200188/*
189 * BOOTP options
190 */
191#define CONFIG_BOOTP_BOOTFILESIZE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200192
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200193#undef CONFIG_WATCHDOG /* watchdog disabled */
194
195/*
196 * Miscellaneous configurable options
197 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200198
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200199/*
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200205
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200206
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200207#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200208 "netdev=eth0\0" \
209 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200210 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
211 "bootfile=/home/tftp/syscon3/uImage\0" \
212 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
213 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200214 "uboot_addr=FFF60000\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200215 "kernel_addr=FE000000\0" \
216 "fdt_addr=FE1E0000\0" \
217 "ramdisk_addr=FE200000\0" \
218 "fdt_addr_r=B00000\0" \
219 "kernel_addr_r=200000\0" \
220 "ramdisk_addr_r=400000\0" \
221 "rootpath=/opt/eldk/ppc_85xxDP\0" \
222 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200223 "nfsargs=setenv bootargs root=/dev/nfs rw " \
224 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200225 "addcons=setenv bootargs $bootargs " \
226 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200227 "addip=setenv bootargs $bootargs " \
228 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
229 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200230 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200231 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200232 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
233 "tftp ${fdt_addr_r} ${fdt_file}; " \
234 "run nfsargs addip addcons;" \
235 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200236 "update_uboot=tftp 100000 ${uboot_file};" \
Heiko Schocher66daf322019-10-16 05:55:49 +0200237 "protect off fff60000 ffffffff;" \
238 "era fff60000 ffffffff;" \
239 "cp.b 100000 fff60000 ${filesize};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200240 "setenv filesize;saveenv\0" \
241 "update_kernel=tftp 100000 ${bootfile};" \
242 "era fe000000 fe1dffff;" \
243 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200244 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200245 "update_fdt=tftp 100000 ${fdt_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200246 "era fe1e0000 fe1fffff;" \
247 "cp.b 100000 fe1e0000 ${filesize};" \
248 "setenv filesize;saveenv\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200249 "update_initrd=tftp 100000 ${initrd_file};" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200250 "era fe200000 fe9fffff;" \
251 "cp.b 100000 fe200000 ${filesize};" \
252 "setenv filesize;saveenv\0" \
253 "clean_data=era fea00000 fff5ffff\0" \
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200254 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
255 "load_usb=usb start;" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200256 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
257 "boot_usb=run load_usb usbargs addcons;" \
258 "bootm ${kernel_addr_r} - ${fdt_addr};" \
259 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200260 ""
Detlev Zundel0244f672008-08-15 15:42:12 +0200261#define CONFIG_BOOTCOMMAND "run boot_nor"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200262
Sergei Poselenov09842c52008-05-07 15:10:49 +0200263/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200264
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200265/* USB support */
266#define CONFIG_USB_OHCI_NEW 1
267#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
269#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
270#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200271
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200272#endif /* __CONFIG_H */