blob: b8506321af3017b767e79544f9566e691e46e2d9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liu19b247e2008-01-11 18:48:24 +08002/*
Scott Wood3f53f1a2010-08-30 18:04:52 -05003 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu19b247e2008-01-11 18:48:24 +08004 *
5 * Dave Liu <daveliu@freescale.com>
Dave Liu19b247e2008-01-11 18:48:24 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Scott Woodf60c06e2010-11-24 13:28:40 +000011#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
12#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
13#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
14#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
15#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
16
Scott Woodf60c06e2010-11-24 13:28:40 +000017#ifndef CONFIG_SYS_MONITOR_BASE
18#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19#endif
20
Dave Liu19b247e2008-01-11 18:48:24 +080021/*
22 * High Level Configuration Options
23 */
24#define CONFIG_E300 1 /* E300 family */
Dave Liu19b247e2008-01-11 18:48:24 +080025#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
26
27/*
28 * System Clock Setup
29 */
30#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
31#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
32
33/*
34 * Hardware Reset Configuration Word
35 * if CLKIN is 66.66MHz, then
36 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
37 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19b247e2008-01-11 18:48:24 +080039 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
41 HRCWL_SVCOD_DIV_2 |\
42 HRCWL_CSB_TO_CLKIN_2X1 |\
43 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsovec821752009-11-24 20:12:12 +030044#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu19b247e2008-01-11 18:48:24 +080045 HRCWH_PCI_HOST |\
46 HRCWH_PCI1_ARBITER_ENABLE |\
47 HRCWH_CORE_ENABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080048 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu19b247e2008-01-11 18:48:24 +080050 HRCWH_TSEC1M_IN_RGMII |\
51 HRCWH_TSEC2M_IN_RGMII |\
52 HRCWH_BIG_ENDIAN |\
53 HRCWH_LALE_NORMAL)
54
Anton Vorontsovec821752009-11-24 20:12:12 +030055#ifdef CONFIG_NAND_SPL
56#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
57 HRCWH_FROM_0XFFF00100 |\
58 HRCWH_ROM_LOC_NAND_SP_8BIT |\
59 HRCWH_RL_EXT_NAND)
60#else
61#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
62 HRCWH_FROM_0X00000100 |\
63 HRCWH_ROM_LOC_LOCAL_16BIT |\
64 HRCWH_RL_EXT_LEGACY)
65#endif
66
Dave Liu19b247e2008-01-11 18:48:24 +080067/*
68 * System IO Config
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_SICRH 0x00000000
71#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu19b247e2008-01-11 18:48:24 +080072
Anton Vorontsovd398b7e2009-06-10 00:25:36 +040073#define CONFIG_HWCONFIG
Dave Liu19b247e2008-01-11 18:48:24 +080074
75/*
76 * IMMR new address
77 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19b247e2008-01-11 18:48:24 +080079
80/*
81 * Arbiter Setup
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger496f7722011-10-11 23:57:11 -050084#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
85#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu19b247e2008-01-11 18:48:24 +080086
87/*
88 * DDR Setup
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
92#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
93#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger496f7722011-10-11 23:57:11 -050094#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu19b247e2008-01-11 18:48:24 +080095 | DDRCDR_PZ_LOZ \
96 | DDRCDR_NZ_LOZ \
97 | DDRCDR_ODT \
Joe Hershberger496f7722011-10-11 23:57:11 -050098 | DDRCDR_Q_DRN)
Dave Liu19b247e2008-01-11 18:48:24 +080099 /* 0x7b880001 */
100/*
101 * Manually set up DDR parameters
102 * consist of two chips HY5PS12621BFP-C4 from HYNIX
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_SIZE 128 /* MB */
105#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger496f7722011-10-11 23:57:11 -0500106#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500107 | CSCONFIG_ODT_RD_NEVER \
108 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger496f7722011-10-11 23:57:11 -0500109 | CSCONFIG_ROW_BIT_13 \
110 | CSCONFIG_COL_BIT_10)
Dave Liu19b247e2008-01-11 18:48:24 +0800111 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger496f7722011-10-11 23:57:11 -0500113#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
114 | (0 << TIMING_CFG0_WRT_SHIFT) \
115 | (0 << TIMING_CFG0_RRT_SHIFT) \
116 | (0 << TIMING_CFG0_WWT_SHIFT) \
117 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
118 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
119 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
120 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800121 /* 0x00220802 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500122#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
123 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
124 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
125 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
126 | (6 << TIMING_CFG1_REFREC_SHIFT) \
127 | (2 << TIMING_CFG1_WRREC_SHIFT) \
128 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
129 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800130 /* 0x27256222 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500131#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
132 | (4 << TIMING_CFG2_CPO_SHIFT) \
133 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
134 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
135 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
136 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
137 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregoryf2d4bef2008-11-04 14:55:33 +0800138 /* 0x121048c5 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500139#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
140 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800141 /* 0x03600100 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500142#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu19b247e2008-01-11 18:48:24 +0800143 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500144 | SDRAM_CFG_DBW_32)
Dave Liu19b247e2008-01-11 18:48:24 +0800145 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger496f7722011-10-11 23:57:11 -0500147#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
148 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu19b247e2008-01-11 18:48:24 +0800149 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500150#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19b247e2008-01-11 18:48:24 +0800151
152/*
153 * Memory test
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
156#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
157#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19b247e2008-01-11 18:48:24 +0800158
159/*
160 * The reserved memory
161 */
Kevin Hao349a0152016-07-08 11:25:14 +0800162#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger496f7722011-10-11 23:57:11 -0500163#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19b247e2008-01-11 18:48:24 +0800164
165/*
166 * Initial RAM Base Address Setup
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM_LOCK 1
169#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200170#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger496f7722011-10-11 23:57:11 -0500171#define CONFIG_SYS_GBL_DATA_OFFSET \
172 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19b247e2008-01-11 18:48:24 +0800173
174/*
175 * Local Bus Configuration & Clock Setup
176 */
Kim Phillips328040a2009-09-25 18:19:44 -0500177#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
178#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Brucedfe6e232010-06-17 11:37:18 -0500180#define CONFIG_FSL_ELBC 1
Dave Liu19b247e2008-01-11 18:48:24 +0800181
182/*
183 * FLASH on the Local Bus
184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu19b247e2008-01-11 18:48:24 +0800186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger496f7722011-10-11 23:57:11 -0500188#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
Dave Liu19b247e2008-01-11 18:48:24 +0800189
Joe Hershberger496f7722011-10-11 23:57:11 -0500190 /* Window base at flash base */
191#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500192#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu19b247e2008-01-11 18:48:24 +0800193
Anton Vorontsovec821752009-11-24 20:12:12 +0300194#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500195 | BR_PS_16 /* 16 bit port */ \
196 | BR_MS_GPCM /* MSEL = GPCM */ \
197 | BR_V) /* valid */
198#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
199 | OR_UPM_XAM \
200 | OR_GPCM_CSNT \
201 | OR_GPCM_ACS_DIV2 \
202 | OR_GPCM_XACS \
203 | OR_GPCM_SCY_15 \
204 | OR_GPCM_TRLX_SET \
205 | OR_GPCM_EHTR_SET \
206 | OR_GPCM_EAD)
Dave Liu19b247e2008-01-11 18:48:24 +0800207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger496f7722011-10-11 23:57:11 -0500209/* 127 64KB sectors and 8 8KB top sectors per device */
210#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu19b247e2008-01-11 18:48:24 +0800211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#undef CONFIG_SYS_FLASH_CHECKSUM
213#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19b247e2008-01-11 18:48:24 +0800215
216/*
217 * NAND Flash on the Local Bus
218 */
Anton Vorontsovec821752009-11-24 20:12:12 +0300219
220#ifdef CONFIG_NAND_SPL
221#define CONFIG_SYS_NAND_BASE 0xFFF00000
222#else
223#define CONFIG_SYS_NAND_BASE 0xE0600000
224#endif
225
Scott Wood3f53f1a2010-08-30 18:04:52 -0500226#define CONFIG_MTD_PARTITION
Scott Wood3f53f1a2010-08-30 18:04:52 -0500227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu5e6b5342008-11-04 14:55:06 +0800229#define CONFIG_NAND_FSL_ELBC 1
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500230#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
231#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu19b247e2008-01-11 18:48:24 +0800232
Anton Vorontsovec821752009-11-24 20:12:12 +0300233#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
234#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
235#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
236#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
237#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
238
239#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500240 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500241 | BR_PS_8 /* 8 bit port */ \
Dave Liu19b247e2008-01-11 18:48:24 +0800242 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger496f7722011-10-11 23:57:11 -0500243 | BR_V) /* valid */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500244#define CONFIG_SYS_NAND_OR_PRELIM \
245 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Dave Liu19b247e2008-01-11 18:48:24 +0800246 | OR_FCM_CSCT \
247 | OR_FCM_CST \
248 | OR_FCM_CHT \
249 | OR_FCM_SCY_1 \
250 | OR_FCM_TRLX \
Joe Hershberger496f7722011-10-11 23:57:11 -0500251 | OR_FCM_EHTR)
Dave Liu19b247e2008-01-11 18:48:24 +0800252 /* 0xFFFF8396 */
253
Anton Vorontsovec821752009-11-24 20:12:12 +0300254#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
255#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
256#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
257#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Anton Vorontsovec821752009-11-24 20:12:12 +0300258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500260#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu19b247e2008-01-11 18:48:24 +0800261
Anton Vorontsovec821752009-11-24 20:12:12 +0300262#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
263#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
264
265#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
266 !defined(CONFIG_NAND_SPL)
267#define CONFIG_SYS_RAMBOOT
268#else
269#undef CONFIG_SYS_RAMBOOT
270#endif
271
Dave Liu19b247e2008-01-11 18:48:24 +0800272/*
273 * Serial Port
274 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_NS16550_SERIAL
276#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsovec821752009-11-24 20:12:12 +0300277#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu19b247e2008-01-11 18:48:24 +0800278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger496f7722011-10-11 23:57:11 -0500280 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu19b247e2008-01-11 18:48:24 +0800281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
283#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19b247e2008-01-11 18:48:24 +0800284
Dave Liu19b247e2008-01-11 18:48:24 +0800285/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200286#define CONFIG_SYS_I2C
287#define CONFIG_SYS_I2C_FSL
288#define CONFIG_SYS_FSL_I2C_SPEED 400000
289#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
290#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
291#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu19b247e2008-01-11 18:48:24 +0800292
293/*
294 * Board info - revision and where boot from
295 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu19b247e2008-01-11 18:48:24 +0800297
298/*
299 * Config on-board RTC
300 */
301#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19b247e2008-01-11 18:48:24 +0800303
304/*
305 * General PCI
306 * Addresses are mapped 1-1.
307 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500308#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
309#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
310#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
312#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
313#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
314#define CONFIG_SYS_PCI_IO_BASE 0x00000000
315#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
316#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19b247e2008-01-11 18:48:24 +0800317
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
319#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
320#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19b247e2008-01-11 18:48:24 +0800321
Anton Vorontsov0db0be22009-01-08 04:26:17 +0300322#define CONFIG_SYS_PCIE1_BASE 0xA0000000
323#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
324#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
325#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
326#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
327#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
328#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
329#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
330#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
331
332#define CONFIG_SYS_PCIE2_BASE 0xC0000000
333#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
334#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
335#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
336#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
337#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
338#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
339#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
340#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
341
Gabor Juhosb4458732013-05-30 07:06:12 +0000342#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsf1384292009-07-23 14:09:38 -0500343#define CONFIG_PCIE
Dave Liu19b247e2008-01-11 18:48:24 +0800344
Dave Liu19b247e2008-01-11 18:48:24 +0800345#define CONFIG_EEPRO100
346#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19b247e2008-01-11 18:48:24 +0800348
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400349#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530350#define CONFIG_SYS_SCCR_USBDRCM 3
351
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530352#define CONFIG_USB_EHCI_FSL
Joe Hershberger496f7722011-10-11 23:57:11 -0500353#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajanb8431f62009-05-25 17:23:17 +0530354#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov13c16a12008-07-08 21:00:04 +0400355
Dave Liu19b247e2008-01-11 18:48:24 +0800356/*
357 * TSEC
358 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger496f7722011-10-11 23:57:11 -0500360#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger496f7722011-10-11 23:57:11 -0500362#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19b247e2008-01-11 18:48:24 +0800363
364/*
365 * TSEC ethernet configuration
366 */
Dave Liu19b247e2008-01-11 18:48:24 +0800367#define CONFIG_TSEC1 1
368#define CONFIG_TSEC1_NAME "eTSEC0"
369#define CONFIG_TSEC2 1
370#define CONFIG_TSEC2_NAME "eTSEC1"
371#define TSEC1_PHY_ADDR 0
372#define TSEC2_PHY_ADDR 1
373#define TSEC1_PHYIDX 0
374#define TSEC2_PHYIDX 0
375#define TSEC1_FLAGS TSEC_GIGABIT
376#define TSEC2_FLAGS TSEC_GIGABIT
377
378/* Options are: eTSEC[0-1] */
379#define CONFIG_ETHPRIME "eTSEC1"
380
381/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500382 * SATA
383 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500385#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger496f7722011-10-11 23:57:11 -0500387#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
388#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500389#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger496f7722011-10-11 23:57:11 -0500391#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
392#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500393
394#ifdef CONFIG_FSL_SATA
395#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500396#endif
397
398/*
Dave Liu19b247e2008-01-11 18:48:24 +0800399 * Environment
400 */
Masahiro Yamada5d329a82014-06-04 10:26:51 +0900401#if !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger496f7722011-10-11 23:57:11 -0500402 #define CONFIG_ENV_ADDR \
403 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200404 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
405 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800406#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200408 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19b247e2008-01-11 18:48:24 +0800409#endif
410
411#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19b247e2008-01-11 18:48:24 +0800413
414/*
415 * BOOTP options
416 */
417#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liu19b247e2008-01-11 18:48:24 +0800418
419/*
420 * Command line configuration.
421 */
Dave Liu19b247e2008-01-11 18:48:24 +0800422
Dave Liu19b247e2008-01-11 18:48:24 +0800423#undef CONFIG_WATCHDOG /* watchdog disabled */
424
425/*
426 * Miscellaneous configurable options
427 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu19b247e2008-01-11 18:48:24 +0800429
Dave Liu19b247e2008-01-11 18:48:24 +0800430/*
431 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700432 * have to be in the first 256 MB of memory, since this is
Dave Liu19b247e2008-01-11 18:48:24 +0800433 * the maximum mapped by the Linux kernel during initialization.
434 */
Joe Hershberger496f7722011-10-11 23:57:11 -0500435#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800436#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu19b247e2008-01-11 18:48:24 +0800437
438/*
439 * Core HID Setup
440 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500441#define CONFIG_SYS_HID0_INIT 0x000000000
442#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
443 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu19b247e2008-01-11 18:48:24 +0800444 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19b247e2008-01-11 18:48:24 +0800446
447/*
448 * MMU Setup
449 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500450#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19b247e2008-01-11 18:48:24 +0800451
452/* DDR: cache cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500453#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500454 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500455 | BATL_MEMCOHERENCE)
456#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
457 | BATU_BL_128M \
458 | BATU_VS \
459 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
461#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19b247e2008-01-11 18:48:24 +0800462
463/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500464#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500465 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500466 | BATL_CACHEINHIBIT \
467 | BATL_GUARDEDSTORAGE)
468#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
469 | BATU_BL_8M \
470 | BATU_VS \
471 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
473#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19b247e2008-01-11 18:48:24 +0800474
475/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500476#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500477 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500478 | BATL_MEMCOHERENCE)
479#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
480 | BATU_BL_32M \
481 | BATU_VS \
482 | BATU_VP)
483#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500484 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500485 | BATL_CACHEINHIBIT \
486 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19b247e2008-01-11 18:48:24 +0800488
489/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500490#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger496f7722011-10-11 23:57:11 -0500491#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
492 | BATU_BL_128K \
493 | BATU_VS \
494 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
496#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19b247e2008-01-11 18:48:24 +0800497
498/* PCI MEM space: cacheable */
Joe Hershberger496f7722011-10-11 23:57:11 -0500499#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500500 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500501 | BATL_MEMCOHERENCE)
502#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
503 | BATU_BL_256M \
504 | BATU_VS \
505 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
507#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19b247e2008-01-11 18:48:24 +0800508
509/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger496f7722011-10-11 23:57:11 -0500510#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500511 | BATL_PP_RW \
Joe Hershberger496f7722011-10-11 23:57:11 -0500512 | BATL_CACHEINHIBIT \
513 | BATL_GUARDEDSTORAGE)
514#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
515 | BATU_BL_256M \
516 | BATU_VS \
517 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
519#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19b247e2008-01-11 18:48:24 +0800520
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_IBAT6L 0
522#define CONFIG_SYS_IBAT6U 0
523#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
524#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19b247e2008-01-11 18:48:24 +0800525
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_IBAT7L 0
527#define CONFIG_SYS_IBAT7U 0
528#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
529#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19b247e2008-01-11 18:48:24 +0800530
Dave Liu19b247e2008-01-11 18:48:24 +0800531#if defined(CONFIG_CMD_KGDB)
532#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu19b247e2008-01-11 18:48:24 +0800533#endif
534
535/*
536 * Environment Configuration
537 */
538
539#define CONFIG_ENV_OVERWRITE
540
541#if defined(CONFIG_TSEC_ENET)
542#define CONFIG_HAS_ETH0
Dave Liu19b247e2008-01-11 18:48:24 +0800543#define CONFIG_HAS_ETH1
Dave Liu19b247e2008-01-11 18:48:24 +0800544#endif
545
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500546#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19b247e2008-01-11 18:48:24 +0800547
Dave Liu19b247e2008-01-11 18:48:24 +0800548#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger496f7722011-10-11 23:57:11 -0500549 "netdev=eth0\0" \
550 "consoledev=ttyS0\0" \
551 "ramdiskaddr=1000000\0" \
552 "ramdiskfile=ramfs.83xx\0" \
553 "fdtaddr=780000\0" \
554 "fdtfile=mpc8315erdb.dtb\0" \
555 "usb_phy_type=utmi\0" \
556 ""
Dave Liu19b247e2008-01-11 18:48:24 +0800557
558#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500559 "setenv bootargs root=/dev/nfs rw " \
560 "nfsroot=$serverip:$rootpath " \
561 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
562 "$netdev:off " \
563 "console=$consoledev,$baudrate $othbootargs;" \
564 "tftp $loadaddr $bootfile;" \
565 "tftp $fdtaddr $fdtfile;" \
566 "bootm $loadaddr - $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800567
568#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger496f7722011-10-11 23:57:11 -0500569 "setenv bootargs root=/dev/ram rw " \
570 "console=$consoledev,$baudrate $othbootargs;" \
571 "tftp $ramdiskaddr $ramdiskfile;" \
572 "tftp $loadaddr $bootfile;" \
573 "tftp $fdtaddr $fdtfile;" \
574 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu19b247e2008-01-11 18:48:24 +0800575
Dave Liu19b247e2008-01-11 18:48:24 +0800576#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
577
578#endif /* __CONFIG_H */