blob: 879173f6f2ec95e49f4314381d1ae4a5659d3929 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00004 */
5
6/*
7 * BSC9131 RDB board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000013#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000014
15#ifdef CONFIG_SPIFLASH
16#define CONFIG_RAMBOOT_SPIFLASH
17#define CONFIG_SYS_RAMBOOT
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053018#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000019#endif
20
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053022#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053023#define CONFIG_SPL_FLUSH_IMAGE
24#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
25
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053026#define CONFIG_SPL_MAX_SIZE 8192
27#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
28#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053029#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053030#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
31#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
32#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000033#endif
34
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053035#ifdef CONFIG_SPL_BUILD
36#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
37#else
38#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
39#endif
40
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000041/* High Level Configuration Options */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000042
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000043#define CONFIG_ENV_OVERWRITE
44
45#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053046#if defined(CONFIG_SYS_CLK_100)
47#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
48#else
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000049#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053050#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000051
52#define CONFIG_HWCONFIG
53/*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56#define CONFIG_L2_CACHE /* toggle L2 cache */
57#define CONFIG_BTB /* enable branch predition */
58
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000059/* DDR Setup */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000060#undef CONFIG_SYS_DDR_RAW_TIMING
61#undef CONFIG_DDR_SPD
62#define CONFIG_SYS_SPD_BUS_NUM 0
63#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
64
65#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
67#ifndef __ASSEMBLY__
68extern unsigned long get_sdram_size(void);
69#endif
70#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
71#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
72#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
73
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000074#define CONFIG_DIMM_SLOTS_PER_CTLR 1
75#define CONFIG_CHIP_SELECTS_PER_CTRL 1
76
77#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
78#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
79#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
80
81#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
82#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
83#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
84#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
85
86#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
87#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
88#define CONFIG_SYS_DDR_RCW_1 0x00000000
89#define CONFIG_SYS_DDR_RCW_2 0x00000000
90#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
91#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
92#define CONFIG_SYS_DDR_TIMING_4 0x00000001
93#define CONFIG_SYS_DDR_TIMING_5 0x02401400
94
95#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
96#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
97#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
98#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
99#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
100#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
101#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
102#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
103#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
104
105/*
106 * Base addresses -- Note these are effective addresses where the
107 * actual resources get mapped (not physical addresses)
108 */
109/* relocated CCSRBAR */
110#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
111#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
112
113#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
114 /* CONFIG_SYS_IMMR */
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530115/* DSP CCSRBAR */
116#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
117#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000118
119/*
120 * Memory map
121 *
122 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
123 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530124 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000125 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
126 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
127 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
128 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530129 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000130 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
131 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
132 *
133 */
134
135/*
136 * IFC Definitions
137 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000138
139/* NAND Flash on IFC */
140#define CONFIG_SYS_NAND_BASE 0xff800000
141#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
142
143#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
144 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
145 | CSPR_MSEL_NAND /* MSEL = NAND */ \
146 | CSPR_V)
147#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
148
149#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
150 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
151 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
152 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
153 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
154 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
155 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
156
157/* NAND Flash Timing Params */
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530158#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
159 | FTIM0_NAND_TWP(0x05) \
160 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000161 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530162#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
163 | FTIM1_NAND_TWBE(0x1E) \
164 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000165 | FTIM1_NAND_TRP(0x05))
166#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
167 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530168 | FTIM2_NAND_TWHRE(0x11))
169#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000170
171#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
172#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000173#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
174
175#define CONFIG_SYS_NAND_DDR_LAW 11
176
177/* Set up IFC registers for boot location NAND */
178#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
179#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
180#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
181#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
182#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
183#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
184#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
185
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000186#define CONFIG_SYS_INIT_RAM_LOCK
187#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700188#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000189
York Sun515fbb42016-04-06 13:22:10 -0700190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000191 - GENERATED_GBL_DATA_SIZE)
192#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
193
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530194#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000195#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
196
197/* Serial Port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000198#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000199#define CONFIG_SYS_NS16550_SERIAL
200#define CONFIG_SYS_NS16550_REG_SIZE 1
201#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530202#ifdef CONFIG_SPL_BUILD
203#define CONFIG_NS16550_MIN_FUNCTIONS
204#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000205
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000206#define CONFIG_SYS_BAUDRATE_TABLE \
207 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
208
209#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
210
Heiko Schocherf2850742012-10-24 13:48:22 +0200211#define CONFIG_SYS_I2C
212#define CONFIG_SYS_I2C_FSL
213#define CONFIG_SYS_FSL_I2C_SPEED 400000
214#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
215#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000216
217/* I2C EEPROM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000218#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
219#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
220#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
221
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000222/* eSPI - Enhanced SPI */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000223
224#if defined(CONFIG_TSEC_ENET)
225
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000226#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
227#define CONFIG_TSEC1 1
228#define CONFIG_TSEC1_NAME "eTSEC1"
229#define CONFIG_TSEC2 1
230#define CONFIG_TSEC2_NAME "eTSEC2"
231
232#define TSEC1_PHY_ADDR 0
233#define TSEC2_PHY_ADDR 3
234
235#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
236#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
237
238#define TSEC1_PHYIDX 0
239
240#define TSEC2_PHYIDX 0
241
242#define CONFIG_ETHPRIME "eTSEC1"
243
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000244#endif /* CONFIG_TSEC_ENET */
245
246/*
247 * Environment
248 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000249#if defined(CONFIG_RAMBOOT_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +0200250#elif defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530251#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000252#endif
253
254#define CONFIG_LOADS_ECHO /* echo on for serial download */
255#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
256
257/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000258 * Miscellaneous configurable options
259 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000260#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000261
262#if defined(CONFIG_CMD_KGDB)
263#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
264#else
265#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
266#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000267#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000268
269/*
270 * For booting Linux, the board info and command line data
271 * have to be in the first 64 MB of memory, since this is
272 * the maximum mapped by the Linux kernel during initialization.
273 */
274#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
275#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
276
277#if defined(CONFIG_CMD_KGDB)
278#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000279#endif
280
Tom Riniceed5d22017-05-12 22:33:27 -0400281#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000282#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
283#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000284#define CONFIG_HAS_FSL_DR_USB
285#endif
286
287/*
Ashish Kumarc4570202014-10-07 18:02:23 +0530288 * Dynamic MTD Partition support with mtdparts
289 */
Ashish Kumarc4570202014-10-07 18:02:23 +0530290
291/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000292 * Environment Configuration
293 */
294
295#if defined(CONFIG_TSEC_ENET)
296#define CONFIG_HAS_ETH0
297#endif
298
Mario Six790d8442018-03-28 14:38:20 +0200299#define CONFIG_HOSTNAME "BSC9131rdb"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000300#define CONFIG_ROOTPATH "/opt/nfsroot"
301#define CONFIG_BOOTFILE "uImage"
302#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
303
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000304#define CONFIG_EXTRA_ENV_SETTINGS \
305 "netdev=eth0\0" \
306 "uboot=" CONFIG_UBOOTPATH "\0" \
307 "loadaddr=1000000\0" \
308 "bootfile=uImage\0" \
309 "consoledev=ttyS0\0" \
310 "ramdiskaddr=2000000\0" \
311 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500312 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000313 "fdtfile=bsc9131rdb.dtb\0" \
314 "bdev=sda1\0" \
315 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain20732df2013-04-04 14:40:32 +0530316 "bootm_size=0x37000000\0" \
317 "othbootargs=ramdisk_size=600000 " \
318 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000319 "usbext2boot=setenv bootargs root=/dev/ram rw " \
320 "console=$consoledev,$baudrate $othbootargs; " \
321 "usb start;" \
322 "ext2load usb 0:4 $loadaddr $bootfile;" \
323 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
324 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
325 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
326
327#define CONFIG_RAMBOOTCOMMAND \
328 "setenv bootargs root=/dev/ram rw " \
329 "console=$consoledev,$baudrate $othbootargs; " \
330 "tftp $ramdiskaddr $ramdiskfile;" \
331 "tftp $loadaddr $bootfile;" \
332 "tftp $fdtaddr $fdtfile;" \
333 "bootm $loadaddr $ramdiskaddr $fdtaddr"
334
335#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
336
337#endif /* __CONFIG_H */