blob: bada0066ecdfc57d0b697de81c2959a270a4a03c [file] [log] [blame]
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -07001/*
2 * (C) Copyright 2008
3 * Texas Instruments, <www.ti.com>
4 * Sukumar Ghorai <s-ghorai@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation's version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <config.h>
26#include <common.h>
Pantelis Antoniou2c850462014-03-11 19:34:20 +020027#include <malloc.h>
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070028#include <mmc.h>
29#include <part.h>
30#include <i2c.h>
31#include <twl4030.h>
Balaji T Kf843d332011-09-08 06:34:57 +000032#include <twl6030.h>
Nishanth Menon627612c2013-03-26 05:20:54 +000033#include <palmas.h>
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000034#include <asm/gpio.h>
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070035#include <asm/io.h>
36#include <asm/arch/mmc_host_def.h>
Dirk Behme74140232011-05-15 09:04:47 +000037#include <asm/arch/sys_proto.h>
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -070038
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020039/* simplify defines to OMAP_HSMMC_USE_GPIO */
40#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
41 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
42#define OMAP_HSMMC_USE_GPIO
43#else
44#undef OMAP_HSMMC_USE_GPIO
45#endif
46
Grazvydas Ignotasddde1882012-03-19 12:12:06 +000047/* common definitions for all OMAPs */
48#define SYSCTL_SRC (1 << 25)
49#define SYSCTL_SRD (1 << 26)
50
Nikita Kiryanov13822862012-12-03 02:19:43 +000051struct omap_hsmmc_data {
52 struct hsmmc *base_addr;
Pantelis Antoniou2c850462014-03-11 19:34:20 +020053 struct mmc_config cfg;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020054#ifdef OMAP_HSMMC_USE_GPIO
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000055 int cd_gpio;
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +000056 int wp_gpio;
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020057#endif
Nikita Kiryanov13822862012-12-03 02:19:43 +000058};
59
Nishanth Menond3bfaac2010-11-19 11:18:12 -050060/* If we fail after 1 second wait, something is really bad */
61#define MAX_RETRY_MS 1000
62
Sricharanf72611f2011-11-15 09:49:53 -050063static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
64static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
65 unsigned int siz);
Balaji T Kf843d332011-09-08 06:34:57 +000066
Pantelis Antoniouc9e75912014-02-26 19:28:45 +020067#ifdef OMAP_HSMMC_USE_GPIO
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000068static int omap_mmc_setup_gpio_in(int gpio, const char *label)
69{
Simon Glass1a96d7f2014-10-22 21:37:09 -060070 int ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000071
Simon Glass1a96d7f2014-10-22 21:37:09 -060072#ifndef CONFIG_DM_GPIO
73 if (!gpio_is_valid(gpio))
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000074 return -1;
Simon Glass1a96d7f2014-10-22 21:37:09 -060075#endif
76 ret = gpio_request(gpio, label);
77 if (ret)
78 return ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000079
Simon Glass1a96d7f2014-10-22 21:37:09 -060080 ret = gpio_direction_input(gpio);
81 if (ret)
82 return ret;
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000083
84 return gpio;
85}
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +000086#endif
87
Balaji T Kf843d332011-09-08 06:34:57 +000088#if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
89static void omap4_vmmc_pbias_config(struct mmc *mmc)
90{
91 u32 value = 0;
Balaji T Kf843d332011-09-08 06:34:57 +000092
Lokesh Vutla834b6b02013-02-04 04:22:04 +000093 value = readl((*ctrl)->control_pbiaslite);
Balaji T Kf843d332011-09-08 06:34:57 +000094 value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
Lokesh Vutla834b6b02013-02-04 04:22:04 +000095 writel(value, (*ctrl)->control_pbiaslite);
Balaji T Kf843d332011-09-08 06:34:57 +000096 /* set VMMC to 3V */
97 twl6030_power_mmc_init();
Lokesh Vutla834b6b02013-02-04 04:22:04 +000098 value = readl((*ctrl)->control_pbiaslite);
Balaji T Kf843d332011-09-08 06:34:57 +000099 value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000100 writel(value, (*ctrl)->control_pbiaslite);
Balaji T Kf843d332011-09-08 06:34:57 +0000101}
102#endif
103
Nishanth Menon627612c2013-03-26 05:20:54 +0000104#if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000105static void omap5_pbias_config(struct mmc *mmc)
106{
107 u32 value = 0;
Balaji T Kd9cf8362012-03-12 02:25:49 +0000108
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000109 value = readl((*ctrl)->control_pbias);
Balaji T K8372baf2013-06-06 05:04:32 +0000110 value &= ~SDCARD_PWRDNZ;
111 writel(value, (*ctrl)->control_pbias);
112 udelay(10); /* wait 10 us */
113 value &= ~SDCARD_BIAS_PWRDNZ;
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000114 writel(value, (*ctrl)->control_pbias);
Balaji T Kd9cf8362012-03-12 02:25:49 +0000115
Nishanth Menon8e90aa62013-03-26 05:20:56 +0000116 palmas_mmc1_poweron_ldo();
Balaji T Kd9cf8362012-03-12 02:25:49 +0000117
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000118 value = readl((*ctrl)->control_pbias);
Balaji T K8372baf2013-06-06 05:04:32 +0000119 value |= SDCARD_BIAS_PWRDNZ;
Lokesh Vutla834b6b02013-02-04 04:22:04 +0000120 writel(value, (*ctrl)->control_pbias);
Balaji T K8372baf2013-06-06 05:04:32 +0000121 udelay(150); /* wait 150 us */
122 value |= SDCARD_PWRDNZ;
123 writel(value, (*ctrl)->control_pbias);
124 udelay(150); /* wait 150 us */
Balaji T Kd9cf8362012-03-12 02:25:49 +0000125}
126#endif
127
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200128static unsigned char mmc_board_init(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700129{
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700130#if defined(CONFIG_OMAP34XX)
131 t2_t *t2_base = (t2_t *)T2_BASE;
132 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000133 u32 pbias_lite;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700134
Grazvydas Ignotasef2b7292012-03-19 03:50:53 +0000135 pbias_lite = readl(&t2_base->pbias_lite);
136 pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
137 writel(pbias_lite, &t2_base->pbias_lite);
138#endif
139#if defined(CONFIG_TWL4030_POWER)
140 twl4030_power_mmc_init();
141 mdelay(100); /* ramp-up delay from Linux code */
142#endif
143#if defined(CONFIG_OMAP34XX)
144 writel(pbias_lite | PBIASLITEPWRDNZ1 |
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700145 PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
146 &t2_base->pbias_lite);
147
148 writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
149 &t2_base->devconf0);
150
151 writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
152 &t2_base->devconf1);
153
Jonathan Solnita9b05562012-02-24 11:30:18 +0000154 /* Change from default of 52MHz to 26MHz if necessary */
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200155 if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
Jonathan Solnita9b05562012-02-24 11:30:18 +0000156 writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
157 &t2_base->ctl_prog_io1);
158
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700159 writel(readl(&prcm_base->fclken1_core) |
160 EN_MMC1 | EN_MMC2 | EN_MMC3,
161 &prcm_base->fclken1_core);
162
163 writel(readl(&prcm_base->iclken1_core) |
164 EN_MMC1 | EN_MMC2 | EN_MMC3,
165 &prcm_base->iclken1_core);
166#endif
167
Balaji T Kf843d332011-09-08 06:34:57 +0000168#if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
169 /* PBIAS config needed for MMC1 only */
170 if (mmc->block_dev.dev == 0)
171 omap4_vmmc_pbias_config(mmc);
172#endif
Nishanth Menon627612c2013-03-26 05:20:54 +0000173#if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000174 if (mmc->block_dev.dev == 0)
175 omap5_pbias_config(mmc);
176#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700177
178 return 0;
179}
180
Sricharanf72611f2011-11-15 09:49:53 -0500181void mmc_init_stream(struct hsmmc *mmc_base)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700182{
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500183 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700184
185 writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
186
187 writel(MMC_CMD0, &mmc_base->cmd);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500188 start = get_timer(0);
189 while (!(readl(&mmc_base->stat) & CC_MASK)) {
190 if (get_timer(0) - start > MAX_RETRY_MS) {
191 printf("%s: timedout waiting for cc!\n", __func__);
192 return;
193 }
194 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700195 writel(CC_MASK, &mmc_base->stat)
196 ;
197 writel(MMC_CMD0, &mmc_base->cmd)
198 ;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500199 start = get_timer(0);
200 while (!(readl(&mmc_base->stat) & CC_MASK)) {
201 if (get_timer(0) - start > MAX_RETRY_MS) {
202 printf("%s: timedout waiting for cc2!\n", __func__);
203 return;
204 }
205 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700206 writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
207}
208
209
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200210static int omap_hsmmc_init_setup(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700211{
Nikita Kiryanov13822862012-12-03 02:19:43 +0000212 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700213 unsigned int reg_val;
214 unsigned int dsor;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500215 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700216
Nikita Kiryanov13822862012-12-03 02:19:43 +0000217 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Balaji T Kf843d332011-09-08 06:34:57 +0000218 mmc_board_init(mmc);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700219
220 writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
221 &mmc_base->sysconfig);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500222 start = get_timer(0);
223 while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
224 if (get_timer(0) - start > MAX_RETRY_MS) {
225 printf("%s: timedout waiting for cc2!\n", __func__);
226 return TIMEOUT;
227 }
228 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700229 writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500230 start = get_timer(0);
231 while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
232 if (get_timer(0) - start > MAX_RETRY_MS) {
233 printf("%s: timedout waiting for softresetall!\n",
234 __func__);
235 return TIMEOUT;
236 }
237 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700238 writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
239 writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
240 &mmc_base->capa);
241
242 reg_val = readl(&mmc_base->con) & RESERVED_MASK;
243
244 writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
245 MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
246 HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
247
248 dsor = 240;
249 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
250 (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
251 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
252 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500253 start = get_timer(0);
254 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
255 if (get_timer(0) - start > MAX_RETRY_MS) {
256 printf("%s: timedout waiting for ics!\n", __func__);
257 return TIMEOUT;
258 }
259 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700260 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
261
262 writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
263
264 writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
265 IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
266 &mmc_base->ie);
267
268 mmc_init_stream(mmc_base);
269
270 return 0;
271}
272
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000273/*
274 * MMC controller internal finite state machine reset
275 *
276 * Used to reset command or data internal state machines, using respectively
277 * SRC or SRD bit of SYSCTL register
278 */
279static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
280{
281 ulong start;
282
283 mmc_reg_out(&mmc_base->sysctl, bit, bit);
284
Oleksandr Tyshchenko06640ca2013-08-06 13:44:16 +0300285 /*
286 * CMD(DAT) lines reset procedures are slightly different
287 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
288 * According to OMAP3 TRM:
289 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
290 * returns to 0x0.
291 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
292 * procedure steps must be as follows:
293 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
294 * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
295 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
296 * 3. Wait until the SRC (SRD) bit returns to 0x0
297 * (reset procedure is completed).
298 */
299#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
300 defined(CONFIG_AM33XX)
301 if (!(readl(&mmc_base->sysctl) & bit)) {
302 start = get_timer(0);
303 while (!(readl(&mmc_base->sysctl) & bit)) {
304 if (get_timer(0) - start > MAX_RETRY_MS)
305 return;
306 }
307 }
308#endif
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000309 start = get_timer(0);
310 while ((readl(&mmc_base->sysctl) & bit) != 0) {
311 if (get_timer(0) - start > MAX_RETRY_MS) {
312 printf("%s: timedout waiting for sysctl %x to clear\n",
313 __func__, bit);
314 return;
315 }
316 }
317}
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700318
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200319static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700320 struct mmc_data *data)
321{
Nikita Kiryanov13822862012-12-03 02:19:43 +0000322 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700323 unsigned int flags, mmc_stat;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500324 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700325
Nikita Kiryanov13822862012-12-03 02:19:43 +0000326 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500327 start = get_timer(0);
Tom Rini32ec3252012-01-30 11:22:25 +0000328 while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500329 if (get_timer(0) - start > MAX_RETRY_MS) {
Tom Rini32ec3252012-01-30 11:22:25 +0000330 printf("%s: timedout waiting on cmd inhibit to clear\n",
331 __func__);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500332 return TIMEOUT;
333 }
334 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700335 writel(0xFFFFFFFF, &mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500336 start = get_timer(0);
337 while (readl(&mmc_base->stat)) {
338 if (get_timer(0) - start > MAX_RETRY_MS) {
Grazvydas Ignotas8927ac92012-03-19 12:11:43 +0000339 printf("%s: timedout waiting for STAT (%x) to clear\n",
340 __func__, readl(&mmc_base->stat));
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500341 return TIMEOUT;
342 }
343 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700344 /*
345 * CMDREG
346 * CMDIDX[13:8] : Command index
347 * DATAPRNT[5] : Data Present Select
348 * ENCMDIDX[4] : Command Index Check Enable
349 * ENCMDCRC[3] : Command CRC Check Enable
350 * RSPTYP[1:0]
351 * 00 = No Response
352 * 01 = Length 136
353 * 10 = Length 48
354 * 11 = Length 48 Check busy after response
355 */
356 /* Delay added before checking the status of frq change
357 * retry not supported by mmc.c(core file)
358 */
359 if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
360 udelay(50000); /* wait 50 ms */
361
362 if (!(cmd->resp_type & MMC_RSP_PRESENT))
363 flags = 0;
364 else if (cmd->resp_type & MMC_RSP_136)
365 flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
366 else if (cmd->resp_type & MMC_RSP_BUSY)
367 flags = RSP_TYPE_LGHT48B;
368 else
369 flags = RSP_TYPE_LGHT48;
370
371 /* enable default flags */
372 flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
373 MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
374
375 if (cmd->resp_type & MMC_RSP_CRC)
376 flags |= CCCE_CHECK;
377 if (cmd->resp_type & MMC_RSP_OPCODE)
378 flags |= CICE_CHECK;
379
380 if (data) {
381 if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
382 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
383 flags |= (MSBS_MULTIBLK | BCE_ENABLE);
384 data->blocksize = 512;
385 writel(data->blocksize | (data->blocks << 16),
386 &mmc_base->blk);
387 } else
388 writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
389
390 if (data->flags & MMC_DATA_READ)
391 flags |= (DP_DATA | DDIR_READ);
392 else
393 flags |= (DP_DATA | DDIR_WRITE);
394 }
395
396 writel(cmd->cmdarg, &mmc_base->arg);
Lubomir Popov19df4122013-08-14 18:59:18 +0300397 udelay(20); /* To fix "No status update" error on eMMC */
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700398 writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
399
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500400 start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700401 do {
402 mmc_stat = readl(&mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500403 if (get_timer(0) - start > MAX_RETRY_MS) {
404 printf("%s : timeout: No status update\n", __func__);
405 return TIMEOUT;
406 }
407 } while (!mmc_stat);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700408
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000409 if ((mmc_stat & IE_CTO) != 0) {
410 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700411 return TIMEOUT;
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000412 } else if ((mmc_stat & ERRI_MASK) != 0)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700413 return -1;
414
415 if (mmc_stat & CC_MASK) {
416 writel(CC_MASK, &mmc_base->stat);
417 if (cmd->resp_type & MMC_RSP_PRESENT) {
418 if (cmd->resp_type & MMC_RSP_136) {
419 /* response type 2 */
420 cmd->response[3] = readl(&mmc_base->rsp10);
421 cmd->response[2] = readl(&mmc_base->rsp32);
422 cmd->response[1] = readl(&mmc_base->rsp54);
423 cmd->response[0] = readl(&mmc_base->rsp76);
424 } else
425 /* response types 1, 1b, 3, 4, 5, 6 */
426 cmd->response[0] = readl(&mmc_base->rsp10);
427 }
428 }
429
430 if (data && (data->flags & MMC_DATA_READ)) {
431 mmc_read_data(mmc_base, data->dest,
432 data->blocksize * data->blocks);
433 } else if (data && (data->flags & MMC_DATA_WRITE)) {
434 mmc_write_data(mmc_base, data->src,
435 data->blocksize * data->blocks);
436 }
437 return 0;
438}
439
Sricharanf72611f2011-11-15 09:49:53 -0500440static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700441{
442 unsigned int *output_buf = (unsigned int *)buf;
443 unsigned int mmc_stat;
444 unsigned int count;
445
446 /*
447 * Start Polled Read
448 */
449 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
450 count /= 4;
451
452 while (size) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500453 ulong start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700454 do {
455 mmc_stat = readl(&mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500456 if (get_timer(0) - start > MAX_RETRY_MS) {
457 printf("%s: timedout waiting for status!\n",
458 __func__);
459 return TIMEOUT;
460 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700461 } while (mmc_stat == 0);
462
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000463 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
464 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
465
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700466 if ((mmc_stat & ERRI_MASK) != 0)
467 return 1;
468
469 if (mmc_stat & BRR_MASK) {
470 unsigned int k;
471
472 writel(readl(&mmc_base->stat) | BRR_MASK,
473 &mmc_base->stat);
474 for (k = 0; k < count; k++) {
475 *output_buf = readl(&mmc_base->data);
476 output_buf++;
477 }
478 size -= (count*4);
479 }
480
481 if (mmc_stat & BWR_MASK)
482 writel(readl(&mmc_base->stat) | BWR_MASK,
483 &mmc_base->stat);
484
485 if (mmc_stat & TC_MASK) {
486 writel(readl(&mmc_base->stat) | TC_MASK,
487 &mmc_base->stat);
488 break;
489 }
490 }
491 return 0;
492}
493
Sricharanf72611f2011-11-15 09:49:53 -0500494static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
495 unsigned int size)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700496{
497 unsigned int *input_buf = (unsigned int *)buf;
498 unsigned int mmc_stat;
499 unsigned int count;
500
501 /*
Lubomir Popov19df4122013-08-14 18:59:18 +0300502 * Start Polled Write
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700503 */
504 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
505 count /= 4;
506
507 while (size) {
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500508 ulong start = get_timer(0);
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700509 do {
510 mmc_stat = readl(&mmc_base->stat);
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500511 if (get_timer(0) - start > MAX_RETRY_MS) {
512 printf("%s: timedout waiting for status!\n",
513 __func__);
514 return TIMEOUT;
515 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700516 } while (mmc_stat == 0);
517
Grazvydas Ignotasddde1882012-03-19 12:12:06 +0000518 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
519 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
520
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700521 if ((mmc_stat & ERRI_MASK) != 0)
522 return 1;
523
524 if (mmc_stat & BWR_MASK) {
525 unsigned int k;
526
527 writel(readl(&mmc_base->stat) | BWR_MASK,
528 &mmc_base->stat);
529 for (k = 0; k < count; k++) {
530 writel(*input_buf, &mmc_base->data);
531 input_buf++;
532 }
533 size -= (count*4);
534 }
535
536 if (mmc_stat & BRR_MASK)
537 writel(readl(&mmc_base->stat) | BRR_MASK,
538 &mmc_base->stat);
539
540 if (mmc_stat & TC_MASK) {
541 writel(readl(&mmc_base->stat) | TC_MASK,
542 &mmc_base->stat);
543 break;
544 }
545 }
546 return 0;
547}
548
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200549static void omap_hsmmc_set_ios(struct mmc *mmc)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700550{
Nikita Kiryanov13822862012-12-03 02:19:43 +0000551 struct hsmmc *mmc_base;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700552 unsigned int dsor = 0;
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500553 ulong start;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700554
Nikita Kiryanov13822862012-12-03 02:19:43 +0000555 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700556 /* configue bus width */
557 switch (mmc->bus_width) {
558 case 8:
559 writel(readl(&mmc_base->con) | DTW_8_BITMODE,
560 &mmc_base->con);
561 break;
562
563 case 4:
564 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
565 &mmc_base->con);
566 writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
567 &mmc_base->hctl);
568 break;
569
570 case 1:
571 default:
572 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
573 &mmc_base->con);
574 writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
575 &mmc_base->hctl);
576 break;
577 }
578
579 /* configure clock with 96Mhz system clock.
580 */
581 if (mmc->clock != 0) {
582 dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
583 if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
584 dsor++;
585 }
586
587 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
588 (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
589
590 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
591 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
592
Nishanth Menond3bfaac2010-11-19 11:18:12 -0500593 start = get_timer(0);
594 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
595 if (get_timer(0) - start > MAX_RETRY_MS) {
596 printf("%s: timedout waiting for ics!\n", __func__);
597 return;
598 }
599 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700600 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
601}
602
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200603#ifdef OMAP_HSMMC_USE_GPIO
604static int omap_hsmmc_getcd(struct mmc *mmc)
605{
606 struct omap_hsmmc_data *priv_data = mmc->priv;
607 int cd_gpio;
608
609 /* if no CD return as 1 */
610 cd_gpio = priv_data->cd_gpio;
611 if (cd_gpio < 0)
612 return 1;
613
Igor Grinberg2f4e0952014-11-03 11:32:23 +0200614 /* NOTE: assumes card detect signal is active-low */
615 return !gpio_get_value(cd_gpio);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200616}
617
618static int omap_hsmmc_getwp(struct mmc *mmc)
619{
620 struct omap_hsmmc_data *priv_data = mmc->priv;
621 int wp_gpio;
622
623 /* if no WP return as 0 */
624 wp_gpio = priv_data->wp_gpio;
625 if (wp_gpio < 0)
626 return 0;
627
Igor Grinberg2f4e0952014-11-03 11:32:23 +0200628 /* NOTE: assumes write protect signal is active-high */
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200629 return gpio_get_value(wp_gpio);
630}
631#endif
632
633static const struct mmc_ops omap_hsmmc_ops = {
634 .send_cmd = omap_hsmmc_send_cmd,
635 .set_ios = omap_hsmmc_set_ios,
636 .init = omap_hsmmc_init_setup,
637#ifdef OMAP_HSMMC_USE_GPIO
638 .getcd = omap_hsmmc_getcd,
639 .getwp = omap_hsmmc_getwp,
640#endif
641};
642
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000643int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
644 int wp_gpio)
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700645{
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200646 struct mmc *mmc;
647 struct omap_hsmmc_data *priv_data;
648 struct mmc_config *cfg;
649 uint host_caps_val;
650
651 priv_data = malloc(sizeof(*priv_data));
652 if (priv_data == NULL)
653 return -1;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700654
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200655 host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
656 MMC_MODE_HC;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700657
658 switch (dev_index) {
659 case 0:
Nikita Kiryanov13822862012-12-03 02:19:43 +0000660 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700661 break;
Tom Rinifd6e2942011-10-12 06:20:50 +0000662#ifdef OMAP_HSMMC2_BASE
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700663 case 1:
Nikita Kiryanov13822862012-12-03 02:19:43 +0000664 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
Lubomir Popov19df4122013-08-14 18:59:18 +0300665#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
Felipe Balbia51c6152014-11-06 08:28:51 -0600666 defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)) && \
667 defined(CONFIG_HSMMC2_8BIT)
Lubomir Popov19df4122013-08-14 18:59:18 +0300668 /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
669 host_caps_val |= MMC_MODE_8BIT;
670#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700671 break;
Tom Rinifd6e2942011-10-12 06:20:50 +0000672#endif
673#ifdef OMAP_HSMMC3_BASE
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700674 case 2:
Nikita Kiryanov13822862012-12-03 02:19:43 +0000675 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
Felipe Balbia51c6152014-11-06 08:28:51 -0600676#if (defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)) && defined(CONFIG_HSMMC3_8BIT)
Lubomir Popov19df4122013-08-14 18:59:18 +0300677 /* Enable 8-bit interface for eMMC on DRA7XX */
678 host_caps_val |= MMC_MODE_8BIT;
679#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700680 break;
Tom Rinifd6e2942011-10-12 06:20:50 +0000681#endif
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700682 default:
Nikita Kiryanov13822862012-12-03 02:19:43 +0000683 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700684 return 1;
685 }
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200686#ifdef OMAP_HSMMC_USE_GPIO
687 /* on error gpio values are set to -1, which is what we want */
Nikita Kiryanov4eae05c2012-12-03 02:19:44 +0000688 priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000689 priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200690#endif
Peter Korsgaard47c6b2a2013-03-21 04:00:04 +0000691
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200692 cfg = &priv_data->cfg;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700693
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200694 cfg->name = "OMAP SD/MMC";
695 cfg->ops = &omap_hsmmc_ops;
696
697 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
698 cfg->host_caps = host_caps_val & ~host_caps_mask;
699
700 cfg->f_min = 400000;
Jonathan Solnita9b05562012-02-24 11:30:18 +0000701
702 if (f_max != 0)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200703 cfg->f_max = f_max;
Jonathan Solnita9b05562012-02-24 11:30:18 +0000704 else {
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200705 if (cfg->host_caps & MMC_MODE_HS) {
706 if (cfg->host_caps & MMC_MODE_HS_52MHz)
707 cfg->f_max = 52000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +0000708 else
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200709 cfg->f_max = 26000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +0000710 } else
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200711 cfg->f_max = 20000000;
Jonathan Solnita9b05562012-02-24 11:30:18 +0000712 }
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700713
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200714 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
John Rigbyf2f43662011-04-18 05:50:08 +0000715
John Rigby91fcc4b2011-04-19 05:48:14 +0000716#if defined(CONFIG_OMAP34XX)
717 /*
718 * Silicon revs 2.1 and older do not support multiblock transfers.
719 */
720 if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200721 cfg->b_max = 1;
John Rigby91fcc4b2011-04-19 05:48:14 +0000722#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200723 mmc = mmc_create(cfg, priv_data);
724 if (mmc == NULL)
725 return -1;
Sukumar Ghoraic53f5e52010-09-18 20:32:33 -0700726
727 return 0;
728}