blob: 9f9eed165bc184d45204cd9460dbead9bdc9c690 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
Dipen Dudhat5d51bf92011-01-19 12:46:27 +05303 * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00004 * (C) Copyright 2002, 2003 Motorola Inc.
5 * Xianghua Xiao (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk9c53f402003-10-15 23:53:47 +00009 */
10
Andy Flemingfecff2b2008-08-31 16:33:26 -050011#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000012#include <common.h>
Simon Glass970b61e2019-11-14 12:57:09 -070013#include <cpu_func.h>
Simon Glass8f3f7612019-11-14 12:57:42 -070014#include <irq_func.h>
Simon Glassa9dc0682019-12-28 10:44:59 -070015#include <time.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070016#include <vsprintf.h>
wdenk9c53f402003-10-15 23:53:47 +000017#include <watchdog.h>
18#include <command.h>
Andy Fleming6843a6e2008-10-30 16:51:33 -050019#include <fsl_esdhc.h>
wdenk9c53f402003-10-15 23:53:47 +000020#include <asm/cache.h>
Sergei Poselenovddc1a472008-06-06 15:42:40 +020021#include <asm/io.h>
Becky Bruceee888da2010-06-17 11:37:25 -050022#include <asm/mmu.h>
York Sun37562f62013-10-22 12:39:02 -070023#include <fsl_ifc.h>
Becky Bruceee888da2010-06-17 11:37:25 -050024#include <asm/fsl_law.h>
Becky Bruce5e35d8a2010-12-17 17:17:56 -060025#include <asm/fsl_lbc.h>
York Sunc41b7442010-09-28 15:20:33 -070026#include <post.h>
27#include <asm/processor.h>
York Sunf0626592013-09-30 09:22:09 -070028#include <fsl_ddr_sdram.h>
Christophe Leroy31f6e932017-07-13 15:09:54 +020029#include <asm/ppc.h>
wdenk9c53f402003-10-15 23:53:47 +000030
James Yang957b1912008-02-08 16:44:53 -060031DECLARE_GLOBAL_DATA_PTR;
32
Ira W. Snydera85994c2011-11-21 13:20:32 -080033/*
34 * Default board reset function
35 */
36static void
37__board_reset(void)
38{
39 /* Do nothing */
40}
41void board_reset(void) __attribute__((weak, alias("__board_reset")));
42
wdenk9c53f402003-10-15 23:53:47 +000043int checkcpu (void)
44{
wdenka445ddf2004-06-09 00:34:46 +000045 sys_info_t sysinfo;
wdenka445ddf2004-06-09 00:34:46 +000046 uint pvr, svr;
47 uint ver;
48 uint major, minor;
Kumar Gala8ddf00c2008-06-10 16:53:46 -050049 struct cpu_type *cpu;
Wolfgang Denk20591042008-10-19 02:35:49 +020050 char buf1[32], buf2[32];
York Sunc87e81e2013-06-25 11:37:43 -070051#if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
52 ccsr_gur_t __iomem *gur =
53 (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
54#endif
York Sun3b5179f2012-10-08 07:44:31 +000055
56 /*
57 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
58 * mode. Previous platform use ddr ratio to do the same. This
59 * information is only for display here.
60 */
Kumar Galadccd9e32009-03-19 02:46:19 -050061#ifdef CONFIG_FSL_CORENET
York Sun383f6f62012-10-08 07:44:16 +000062#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sun3b5179f2012-10-08 07:44:31 +000063 u32 ddr_sync = 0; /* only async mode is supported */
York Sun383f6f62012-10-08 07:44:16 +000064#else
York Sun3b5179f2012-10-08 07:44:31 +000065 u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
Srikanth Srinivasanf58c2a42010-02-10 17:32:43 +080066 >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
York Sun383f6f62012-10-08 07:44:16 +000067#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
York Sun3b5179f2012-10-08 07:44:31 +000068#else /* CONFIG_FSL_CORENET */
69#ifdef CONFIG_DDR_CLK_FREQ
70 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
71 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Gala54b68102008-05-29 01:21:24 -050072#else
73 u32 ddr_ratio = 0;
Kumar Galadccd9e32009-03-19 02:46:19 -050074#endif /* CONFIG_DDR_CLK_FREQ */
York Sun3b5179f2012-10-08 07:44:31 +000075#endif /* CONFIG_FSL_CORENET */
76
Timur Tabi47289422011-08-05 16:15:24 -050077 unsigned int i, core, nr_cores = cpu_numcores();
78 u32 mask = cpu_mask();
wdenk9c53f402003-10-15 23:53:47 +000079
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +053080#ifdef CONFIG_HETROGENOUS_CLUSTERS
81 unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
82 u32 dsp_mask = cpu_dsp_mask();
83#endif
84
wdenka445ddf2004-06-09 00:34:46 +000085 svr = get_svr();
wdenka445ddf2004-06-09 00:34:46 +000086 major = SVR_MAJ(svr);
87 minor = SVR_MIN(svr);
88
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080089#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
90 if (SVR_SOC_VER(svr) == SVR_T4080) {
91 ccsr_rcpm_t *rcpm =
92 (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
93
94 setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
95 FSL_CORENET_DEVDISR2_DTSEC1_9);
96 setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
97 setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
98
99 /* It needs SW to disable core4~7 as HW design sake on T4080 */
100 for (i = 4; i < 8; i++)
101 cpu_disable(i);
102
103 /* request core4~7 into PH20 state, prior to entering PCL10
104 * state, all cores in cluster should be placed in PH20 state.
105 */
106 setbits_be32(&rcpm->pcph20setr, 0xf0);
107
108 /* put the 2nd cluster into PCL10 state */
109 setbits_be32(&rcpm->clpcl10setr, 1 << 1);
110 }
111#endif
112
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530113 if (cpu_numcores() > 1) {
Poonam Aggrwal36a68432009-09-03 19:42:40 +0530114#ifndef CONFIG_MP
115 puts("Unicore software on multiprocessor system!!\n"
116 "To enable mutlticore build define CONFIG_MP\n");
117#endif
Kim Phillips2ecbfeb2010-08-09 18:39:57 -0500118 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530119 printf("CPU%d: ", pic->whoami);
120 } else {
121 puts("CPU: ");
122 }
Andy Flemingf5740972008-02-06 01:19:40 -0600123
Simon Glassa8b57392012-12-13 20:48:48 +0000124 cpu = gd->arch.cpu;
Andy Flemingf5740972008-02-06 01:19:40 -0600125
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530126 puts(cpu->name);
127 if (IS_E_PROCESSOR(svr))
128 puts("E");
Andy Flemingf5740972008-02-06 01:19:40 -0600129
wdenka445ddf2004-06-09 00:34:46 +0000130 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk9c53f402003-10-15 23:53:47 +0000131
wdenk3f3262b2005-03-15 22:56:53 +0000132 pvr = get_pvr();
133 ver = PVR_VER(pvr);
134 major = PVR_MAJ(pvr);
135 minor = PVR_MIN(pvr);
136
137 printf("Core: ");
Kumar Galae222ed32011-07-25 09:28:39 -0500138 switch(ver) {
139 case PVR_VER_E500_V1:
140 case PVR_VER_E500_V2:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300141 puts("e500");
Kumar Galae222ed32011-07-25 09:28:39 -0500142 break;
143 case PVR_VER_E500MC:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300144 puts("e500mc");
Kumar Galae222ed32011-07-25 09:28:39 -0500145 break;
146 case PVR_VER_E5500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300147 puts("e5500");
Kumar Galae222ed32011-07-25 09:28:39 -0500148 break;
Kumar Galac1abf4a2012-08-17 08:20:23 +0000149 case PVR_VER_E6500:
Fabio Estevamf4c557c2013-04-21 13:11:02 -0300150 puts("e6500");
Kumar Galac1abf4a2012-08-17 08:20:23 +0000151 break;
Kumar Galae222ed32011-07-25 09:28:39 -0500152 default:
Kumar Galabd2985c2009-10-21 13:23:54 -0500153 puts("Unknown");
Kumar Galae222ed32011-07-25 09:28:39 -0500154 break;
wdenk3f3262b2005-03-15 22:56:53 +0000155 }
Kumar Gala9f4a6892008-10-23 01:47:38 -0500156
wdenk3f3262b2005-03-15 22:56:53 +0000157 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
158
York Sun908412d2012-10-08 07:44:10 +0000159 if (nr_cores > CONFIG_MAX_CPUS) {
160 panic("\nUnexpected number of cores: %d, max is %d\n",
161 nr_cores, CONFIG_MAX_CPUS);
162 }
163
wdenka445ddf2004-06-09 00:34:46 +0000164 get_sys_info(&sysinfo);
165
vijay raid84fd502014-04-15 11:34:12 +0530166#ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
167 if (sysinfo.diff_sysclk == 1)
168 puts("Single Source Clock Configuration\n");
169#endif
170
Kumar Galaf92794c2009-02-04 09:35:57 -0600171 puts("Clock Configuration:");
Timur Tabi47289422011-08-05 16:15:24 -0500172 for_each_cpu(i, core, nr_cores, mask) {
Wolfgang Denk1f79d142009-02-19 00:41:08 +0100173 if (!(i & 3))
174 printf ("\n ");
Timur Tabi47289422011-08-05 16:15:24 -0500175 printf("CPU%d:%-4s MHz, ", core,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530176 strmhz(buf1, sysinfo.freq_processor[core]));
Kumar Galaf92794c2009-02-04 09:35:57 -0600177 }
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530178
179#ifdef CONFIG_HETROGENOUS_CLUSTERS
180 for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
181 if (!(j & 3))
182 printf("\n ");
183 printf("DSP CPU%d:%-4s MHz, ", j,
184 strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
185 }
186#endif
187
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530188 printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
189 printf("\n");
Kumar Gala54b68102008-05-29 01:21:24 -0500190
Kumar Galadccd9e32009-03-19 02:46:19 -0500191#ifdef CONFIG_FSL_CORENET
192 if (ddr_sync == 1) {
193 printf(" DDR:%-4s MHz (%s MT/s data rate) "
194 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530195 strmhz(buf1, sysinfo.freq_ddrbus/2),
196 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500197 } else {
198 printf(" DDR:%-4s MHz (%s MT/s data rate) "
199 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530200 strmhz(buf1, sysinfo.freq_ddrbus/2),
201 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500202 }
203#else
Kumar Gala07db1702007-12-07 04:59:26 -0600204 switch (ddr_ratio) {
205 case 0x0:
Wolfgang Denk20591042008-10-19 02:35:49 +0200206 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530207 strmhz(buf1, sysinfo.freq_ddrbus/2),
208 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600209 break;
210 case 0x7:
Kumar Galadccd9e32009-03-19 02:46:19 -0500211 printf(" DDR:%-4s MHz (%s MT/s data rate) "
212 "(Synchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530213 strmhz(buf1, sysinfo.freq_ddrbus/2),
214 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600215 break;
216 default:
Kumar Galadccd9e32009-03-19 02:46:19 -0500217 printf(" DDR:%-4s MHz (%s MT/s data rate) "
218 "(Asynchronous), ",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530219 strmhz(buf1, sysinfo.freq_ddrbus/2),
220 strmhz(buf2, sysinfo.freq_ddrbus));
Kumar Gala07db1702007-12-07 04:59:26 -0600221 break;
222 }
Kumar Galadccd9e32009-03-19 02:46:19 -0500223#endif
wdenka445ddf2004-06-09 00:34:46 +0000224
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530225#if defined(CONFIG_FSL_LBC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530226 if (sysinfo.freq_localbus > LCRR_CLKDIV) {
227 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Galadccd9e32009-03-19 02:46:19 -0500228 } else {
Trent Piepho0b691fc2008-12-03 15:16:37 -0800229 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530230 sysinfo.freq_localbus);
Kumar Galadccd9e32009-03-19 02:46:19 -0500231 }
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530232#endif
wdenka445ddf2004-06-09 00:34:46 +0000233
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000234#if defined(CONFIG_FSL_IFC)
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530235 printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
Kumar Gala17ec6fa2012-10-08 07:44:06 +0000236#endif
237
Andy Flemingf5740972008-02-06 01:19:40 -0600238#ifdef CONFIG_CPM2
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530239 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
Andy Flemingf5740972008-02-06 01:19:40 -0600240#endif
wdenka445ddf2004-06-09 00:34:46 +0000241
Haiying Wang61414682009-05-20 12:30:29 -0400242#ifdef CONFIG_QE
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530243 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
Haiying Wang61414682009-05-20 12:30:29 -0400244#endif
245
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530246#if defined(CONFIG_SYS_CPRI)
247 printf(" ");
248 printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
249#endif
250
251#if defined(CONFIG_SYS_MAPLE)
252 printf("\n ");
253 printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
254 printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
255 printf("MAPLE-eTVPE:%-4s MHz\n",
256 strmhz(buf1, sysinfo.freq_maple_etvpe));
257#endif
258
Kumar Galadccd9e32009-03-19 02:46:19 -0500259#ifdef CONFIG_SYS_DPAA_FMAN
260 for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
Emil Medve3a9ed2f2010-06-17 00:08:29 -0500261 printf(" FMAN%d: %s MHz\n", i + 1,
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530262 strmhz(buf1, sysinfo.freq_fman[i]));
Kumar Galadccd9e32009-03-19 02:46:19 -0500263 }
264#endif
265
Haiying Wang09d0aa92012-10-11 07:13:39 +0000266#ifdef CONFIG_SYS_DPAA_QBMAN
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530267 printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
Haiying Wang09d0aa92012-10-11 07:13:39 +0000268#endif
269
Kumar Galadccd9e32009-03-19 02:46:19 -0500270#ifdef CONFIG_SYS_DPAA_PME
Prabhakar Kushwahad1698082013-08-16 14:52:26 +0530271 printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
Kumar Galadccd9e32009-03-19 02:46:19 -0500272#endif
273
Shruti Kanetkar81159362013-08-15 11:25:38 -0500274 puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
wdenk9c53f402003-10-15 23:53:47 +0000275
York Sunc87e81e2013-06-25 11:37:43 -0700276#ifdef CONFIG_FSL_CORENET
277 /* Display the RCW, so that no one gets confused as to what RCW
278 * we're actually using for this boot.
279 */
280 puts("Reset Configuration Word (RCW):");
281 for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
282 u32 rcw = in_be32(&gur->rcwsr[i]);
283
284 if ((i % 4) == 0)
285 printf("\n %08x:", i * 4);
286 printf(" %08x", rcw);
287 }
288 puts("\n");
289#endif
290
wdenk9c53f402003-10-15 23:53:47 +0000291 return 0;
292}
293
294
295/* ------------------------------------------------------------------------- */
296
Mike Frysinger6d1f6982010-10-20 03:41:17 -0400297int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk9c53f402003-10-15 23:53:47 +0000298{
Kumar Galaaff01532009-09-08 13:46:46 -0500299/* Everything after the first generation of PQ3 parts has RSTCR */
York Sunbf820c02016-11-16 11:18:31 -0800300#if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
York Sunb4046f42016-11-16 11:26:45 -0800301 defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8560)
Sergei Poselenov25147422008-05-08 14:17:08 +0200302 unsigned long val, msr;
303
wdenk9c53f402003-10-15 23:53:47 +0000304 /*
305 * Initiate hard reset in debug control register DBCR0
Kumar Galaaff01532009-09-08 13:46:46 -0500306 * Make sure MSR[DE] = 1. This only resets the core.
wdenk9c53f402003-10-15 23:53:47 +0000307 */
Sergei Poselenov25147422008-05-08 14:17:08 +0200308 msr = mfmsr ();
309 msr |= MSR_DE;
310 mtmsr (msr);
urwithsughosh@gmail.com06c2fb92007-09-24 13:32:13 -0400311
Sergei Poselenov25147422008-05-08 14:17:08 +0200312 val = mfspr(DBCR0);
313 val |= 0x70000000;
314 mtspr(DBCR0,val);
Kumar Galaaff01532009-09-08 13:46:46 -0500315#else
316 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ira W. Snydera85994c2011-11-21 13:20:32 -0800317
318 /* Attempt board-specific reset */
319 board_reset();
320
321 /* Next try asserting HRESET_REQ */
322 out_be32(&gur->rstcr, 0x2);
Kumar Galaaff01532009-09-08 13:46:46 -0500323 udelay(100);
324#endif
Sergei Poselenov25147422008-05-08 14:17:08 +0200325
wdenk9c53f402003-10-15 23:53:47 +0000326 return 1;
327}
328
329
330/*
331 * Get timebase clock frequency
332 */
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600333#ifndef CONFIG_SYS_FSL_TBCLK_DIV
334#define CONFIG_SYS_FSL_TBCLK_DIV 8
335#endif
Simon Glassa9dc0682019-12-28 10:44:59 -0700336__weak unsigned long get_tbclk(void)
wdenk9c53f402003-10-15 23:53:47 +0000337{
Kumar Galaf4fb90f2011-02-18 05:40:54 -0600338 unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
339
340 return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
wdenk9c53f402003-10-15 23:53:47 +0000341}
342
343
344#if defined(CONFIG_WATCHDOG)
Boschung, Rainerf63c0dc12014-06-03 09:05:14 +0200345#define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
346void
347init_85xx_watchdog(void)
348{
349 mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
350 TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC));
351}
352
wdenk9c53f402003-10-15 23:53:47 +0000353void
wdenk9c53f402003-10-15 23:53:47 +0000354reset_85xx_watchdog(void)
355{
356 /*
357 * Clear TSR(WIS) bit by writing 1
358 */
Mark Marshall10b13c92012-09-09 23:06:03 +0000359 mtspr(SPRN_TSR, TSR_WIS);
wdenk9c53f402003-10-15 23:53:47 +0000360}
Horst Kronstorferf70831e2013-03-13 10:14:05 +0000361
362void
363watchdog_reset(void)
364{
365 int re_enable = disable_interrupts();
366
367 reset_85xx_watchdog();
368 if (re_enable)
369 enable_interrupts();
370}
wdenk9c53f402003-10-15 23:53:47 +0000371#endif /* CONFIG_WATCHDOG */
372
Sergei Poselenovddc1a472008-06-06 15:42:40 +0200373/*
Andy Fleming6843a6e2008-10-30 16:51:33 -0500374 * Initializes on-chip MMC controllers.
375 * to override, implement board_mmc_init()
376 */
377int cpu_mmc_init(bd_t *bis)
378{
379#ifdef CONFIG_FSL_ESDHC
380 return fsl_esdhc_mmc_init(bis);
381#else
382 return 0;
383#endif
384}
Becky Bruceee888da2010-06-17 11:37:25 -0500385
386/*
387 * Print out the state of various machine registers.
Dipen Dudhat00c42942011-01-20 16:29:35 +0530388 * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
389 * parameters for IFC and TLBs
Becky Bruceee888da2010-06-17 11:37:25 -0500390 */
Christophe Leroy31f6e932017-07-13 15:09:54 +0200391void print_reginfo(void)
Becky Bruceee888da2010-06-17 11:37:25 -0500392{
393 print_tlbcam();
394 print_laws();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530395#if defined(CONFIG_FSL_LBC)
Becky Bruceee888da2010-06-17 11:37:25 -0500396 print_lbc_regs();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530397#endif
Dipen Dudhat00c42942011-01-20 16:29:35 +0530398#ifdef CONFIG_FSL_IFC
399 print_ifc_regs();
400#endif
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530401
Becky Bruceee888da2010-06-17 11:37:25 -0500402}
York Sunc41b7442010-09-28 15:20:33 -0700403
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600404/* Common ddr init for non-corenet fsl 85xx platforms */
405#ifndef CONFIG_FSL_CORENET
Scott Wood095b7122012-09-20 19:02:18 -0500406#if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
407 !defined(CONFIG_SYS_INIT_L2_ADDR)
Simon Glassd35f3382017-04-06 12:47:05 -0600408int dram_init(void)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600409{
Alexander Grafc3468482014-04-11 17:09:45 +0200410#if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
York Sun51e91e82016-11-18 12:29:51 -0800411 defined(CONFIG_ARCH_QEMU_E500)
Simon Glass39f90ba2017-03-31 08:40:25 -0600412 gd->ram_size = fsl_ddr_sdram_size();
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800413#else
Simon Glass39f90ba2017-03-31 08:40:25 -0600414 gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800415#endif
Simon Glass39f90ba2017-03-31 08:40:25 -0600416
417 return 0;
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800418}
419#else /* CONFIG_SYS_RAMBOOT */
Simon Glassd35f3382017-04-06 12:47:05 -0600420int dram_init(void)
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800421{
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600422 phys_size_t dram_size = 0;
423
Becky Bruce4212f232010-12-17 17:17:58 -0600424#if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600425 {
426 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
427 unsigned int x = 10;
428 unsigned int i;
429
430 /*
431 * Work around to stabilize DDR DLL
432 */
433 out_be32(&gur->ddrdllcr, 0x81000000);
434 asm("sync;isync;msync");
435 udelay(200);
436 while (in_be32(&gur->ddrdllcr) != 0x81000100) {
437 setbits_be32(&gur->devdisr, 0x00010000);
438 for (i = 0; i < x; i++)
439 ;
440 clrbits_be32(&gur->devdisr, 0x00010000);
441 x++;
442 }
443 }
444#endif
445
York Sune73cc042011-06-07 09:42:16 +0800446#if defined(CONFIG_SPD_EEPROM) || \
447 defined(CONFIG_DDR_SPD) || \
448 defined(CONFIG_SYS_DDR_RAW_TIMING)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600449 dram_size = fsl_ddr_sdram();
450#else
451 dram_size = fixed_sdram();
452#endif
453 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
454 dram_size *= 0x100000;
455
456#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
457 /*
458 * Initialize and enable DDR ECC.
459 */
460 ddr_enable_ecc(dram_size);
461#endif
462
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530463#if defined(CONFIG_FSL_LBC)
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600464 /* Some boards also have sdram on the lbc */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600465 lbc_sdram_init();
Dipen Dudhat5d51bf92011-01-19 12:46:27 +0530466#endif
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600467
Wolfgang Denkf2bbb532011-07-25 10:13:53 +0200468 debug("DDR: ");
Simon Glass39f90ba2017-03-31 08:40:25 -0600469 gd->ram_size = dram_size;
470
471 return 0;
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600472}
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800473#endif /* CONFIG_SYS_RAMBOOT */
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600474#endif
475
York Sunc41b7442010-09-28 15:20:33 -0700476#if CONFIG_POST & CONFIG_SYS_POST_MEMORY
477
478/* Board-specific functions defined in each board's ddr.c */
479void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
York Sun79a779b2014-08-01 15:51:00 -0700480 unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
York Sunc41b7442010-09-28 15:20:33 -0700481void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
482 phys_addr_t *rpn);
483unsigned int
484 setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
485
Becky Bruce69694472011-07-18 18:49:15 -0500486void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
487
York Sunc41b7442010-09-28 15:20:33 -0700488static void dump_spd_ddr_reg(void)
489{
490 int i, j, k, m;
491 u8 *p_8;
492 u32 *p_32;
York Sunfe845072016-12-28 08:43:45 -0800493 struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
York Sunc41b7442010-09-28 15:20:33 -0700494 generic_spd_eeprom_t
York Sunfe845072016-12-28 08:43:45 -0800495 spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
York Sunc41b7442010-09-28 15:20:33 -0700496
York Sunfe845072016-12-28 08:43:45 -0800497 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sun79a779b2014-08-01 15:51:00 -0700498 fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
York Sunc41b7442010-09-28 15:20:33 -0700499
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400500 puts("SPD data of all dimms (zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700501 puts("Byte (hex) ");
502 k = 1;
York Sunfe845072016-12-28 08:43:45 -0800503 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700504 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
505 printf("Dimm%d ", k++);
506 }
507 puts("\n");
508 for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
509 m = 0;
510 printf("%3d (0x%02x) ", k, k);
York Sunfe845072016-12-28 08:43:45 -0800511 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700512 for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
513 p_8 = (u8 *) &spd[i][j];
514 if (p_8[k]) {
515 printf("0x%02x ", p_8[k]);
516 m++;
517 } else
518 puts(" ");
519 }
520 }
521 if (m)
522 puts("\n");
523 else
524 puts("\r");
525 }
526
York Sunfe845072016-12-28 08:43:45 -0800527 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700528 switch (i) {
529 case 0:
York Sunf0626592013-09-30 09:22:09 -0700530 ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700531 break;
York Sunfe845072016-12-28 08:43:45 -0800532#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
York Sunc41b7442010-09-28 15:20:33 -0700533 case 1:
York Sunf0626592013-09-30 09:22:09 -0700534 ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
York Sunc41b7442010-09-28 15:20:33 -0700535 break;
536#endif
York Sunfe845072016-12-28 08:43:45 -0800537#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
York Sune8dc17b2012-08-17 08:22:39 +0000538 case 2:
York Sunf0626592013-09-30 09:22:09 -0700539 ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000540 break;
541#endif
York Sunfe845072016-12-28 08:43:45 -0800542#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
York Sune8dc17b2012-08-17 08:22:39 +0000543 case 3:
York Sunf0626592013-09-30 09:22:09 -0700544 ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
York Sune8dc17b2012-08-17 08:22:39 +0000545 break;
546#endif
York Sunc41b7442010-09-28 15:20:33 -0700547 default:
548 printf("%s unexpected controller number = %u\n",
549 __func__, i);
550 return;
551 }
552 }
553 printf("DDR registers dump for all controllers "
Robert P. J. Dayc5b1e5d2016-09-07 14:27:59 -0400554 "(zero value is omitted)...\n");
York Sunc41b7442010-09-28 15:20:33 -0700555 puts("Offset (hex) ");
York Sunfe845072016-12-28 08:43:45 -0800556 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
York Sunc41b7442010-09-28 15:20:33 -0700557 printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
558 puts("\n");
York Suna21803d2013-11-18 10:29:32 -0800559 for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
York Sunc41b7442010-09-28 15:20:33 -0700560 m = 0;
561 printf("%6d (0x%04x)", k * 4, k * 4);
York Sunfe845072016-12-28 08:43:45 -0800562 for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
York Sunc41b7442010-09-28 15:20:33 -0700563 p_32 = (u32 *) ddr[i];
564 if (p_32[k]) {
565 printf(" 0x%08x", p_32[k]);
566 m++;
567 } else
568 puts(" ");
569 }
570 if (m)
571 puts("\n");
572 else
573 puts("\r");
574 }
575 puts("\n");
576}
577
578/* invalid the TLBs for DDR and setup new ones to cover p_addr */
579static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
580{
581 u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
582 unsigned long epn;
583 u32 tsize, valid, ptr;
York Sunc41b7442010-09-28 15:20:33 -0700584 int ddr_esel;
585
Becky Bruce69694472011-07-18 18:49:15 -0500586 clear_ddr_tlbs_phys(p_addr, size>>20);
York Sunc41b7442010-09-28 15:20:33 -0700587
588 /* Setup new tlb to cover the physical address */
589 setup_ddr_tlbs_phys(p_addr, size>>20);
590
591 ptr = vstart;
592 ddr_esel = find_tlb_idx((void *)ptr, 1);
593 if (ddr_esel != -1) {
594 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
595 } else {
596 printf("TLB error in function %s\n", __func__);
597 return -1;
598 }
599
600 return 0;
601}
602
603/*
604 * slide the testing window up to test another area
605 * for 32_bit system, the maximum testable memory is limited to
606 * CONFIG_MAX_MEM_MAPPED
607 */
608int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
609{
610 phys_addr_t test_cap, p_addr;
611 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
612
613#if !defined(CONFIG_PHYS_64BIT) || \
614 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
615 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
616 test_cap = p_size;
617#else
618 test_cap = gd->ram_size;
619#endif
620 p_addr = (*vstart) + (*size) + (*phys_offset);
621 if (p_addr < test_cap - 1) {
622 p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
623 if (reset_tlb(p_addr, p_size, phys_offset) == -1)
624 return -1;
625 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
626 *size = (u32) p_size;
627 printf("Testing 0x%08llx - 0x%08llx\n",
628 (u64)(*vstart) + (*phys_offset),
629 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
630 } else
631 return 1;
632
633 return 0;
634}
635
636/* initialization for testing area */
637int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
638{
639 phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
640
641 *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
642 *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
643 *phys_offset = 0;
644
645#if !defined(CONFIG_PHYS_64BIT) || \
646 !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
647 (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
648 if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
649 puts("Cannot test more than ");
650 print_size(CONFIG_MAX_MEM_MAPPED,
651 " without proper 36BIT support.\n");
652 }
653#endif
654 printf("Testing 0x%08llx - 0x%08llx\n",
655 (u64)(*vstart) + (*phys_offset),
656 (u64)(*vstart) + (*phys_offset) + (*size) - 1);
657
658 return 0;
659}
660
661/* invalid TLBs for DDR and remap as normal after testing */
662int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
663{
664 unsigned long epn;
665 u32 tsize, valid, ptr;
666 phys_addr_t rpn = 0;
667 int ddr_esel;
668
669 /* disable the TLBs for this testing */
670 ptr = *vstart;
671
672 while (ptr < (*vstart) + (*size)) {
673 ddr_esel = find_tlb_idx((void *)ptr, 1);
674 if (ddr_esel != -1) {
675 read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
676 disable_tlb(ddr_esel);
677 }
678 ptr += TSIZE_TO_BYTES(tsize);
679 }
680
681 puts("Remap DDR ");
682 setup_ddr_tlbs(gd->ram_size>>20);
683 puts("\n");
684
685 return 0;
686}
687
688void arch_memory_failure_handle(void)
689{
690 dump_spd_ddr_reg();
691}
692#endif