blob: 7b6e8c2daf57ddae9386bfbd5690b999df75802e [file] [log] [blame]
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01001/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02002 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01006 */
7
8/*
9 * mpc8349emds board configuration file
10 *
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010016/*
17 * High Level Configuration Options
18 */
19#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050020#define CONFIG_MPC834x 1 /* MPC834x family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010021#define CONFIG_MPC8349 1 /* MPC8349 specific */
22#define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
23
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFE000000
25
26#define CONFIG_PCI_66M
27#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010028#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
29#else
30#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
31#endif
32
Ira W. Snyder4adfd022008-08-22 11:00:15 -070033#ifdef CONFIG_PCISLAVE
34#define CONFIG_PCI
35#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
36#endif /* CONFIG_PCISLAVE */
37
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010038#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020039#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010040#define CONFIG_SYS_CLK_FREQ 66000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050041#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010042#else
43#define CONFIG_SYS_CLK_FREQ 33000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050044#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010045#endif
46#endif
47
48#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_IMMR 0xE0000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010051
Joe Hershberger94c50332011-10-11 23:57:14 -050052#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
54#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010055
56/*
57 * DDR Setup
58 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080059#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010060#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010061#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
62
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010063/*
York Sunf0626592013-09-30 09:22:09 -070064 * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver
York Sunc3c301e2011-08-26 11:32:45 -070065 * undefine it to use old spd_sdram.c
66 */
York Sunf0626592013-09-30 09:22:09 -070067#define CONFIG_SYS_FSL_DDR2
68#ifdef CONFIG_SYS_FSL_DDR2
York Sun5f650502013-12-03 13:16:59 -080069#define CONFIG_SYS_FSL_DDRC_GEN2
York Sunc3c301e2011-08-26 11:32:45 -070070#define CONFIG_SYS_SPD_BUS_NUM 0
71#define SPD_EEPROM_ADDRESS1 0x52
72#define SPD_EEPROM_ADDRESS2 0x51
73#define CONFIG_NUM_DDR_CONTROLLERS 1
74#define CONFIG_DIMM_SLOTS_PER_CTLR 2
75#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
76#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
77#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
78#endif
79
80/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010081 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020082 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010083 * Please note that using this mode for devices with the real density of 64-bit
84 * effectively reduces the amount of available memory due to the effect of
85 * wrapping around while translating address to row/columns, for example in the
86 * 256MB module the upper 128MB get aliased with contents of the lower
87 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020088 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010089 */
90#undef CONFIG_DDR_32BIT
91
Joe Hershberger94c50332011-10-11 23:57:14 -050092#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger94c50332011-10-11 23:57:14 -050095#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
96 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010097#undef CONFIG_DDR_2T_TIMING
98
Xie Xiaobo800b7532007-02-14 18:26:44 +080099/*
100 * DDRCDR - DDR Control Driver Register
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +0800103
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100104#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100105/*
106 * Determine DDR configuration from I2C interface.
107 */
108#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
109#else
110/*
111 * Manually set up DDR parameters
112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +0800114#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -0500116#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -0500118#define CONFIG_SYS_DDR_TIMING_0 0x00220802
119#define CONFIG_SYS_DDR_TIMING_1 0x38357322
120#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
121#define CONFIG_SYS_DDR_TIMING_3 0x00000000
122#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_MODE 0x47d00432
124#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -0500125#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
127#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +0800128#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500129#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -0500130 | CSCONFIG_ROW_BIT_13 \
131 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_TIMING_1 0x36332321
133#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -0500134#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100136
137#if defined(CONFIG_DDR_32BIT)
138/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500139 /* DLL,normal,seq,4/2.5, 8 burst len */
140#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100141#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100142/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500143 /* DLL,normal,seq,4/2.5, 4 burst len */
144#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100145#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100146#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800147#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100148
149/*
150 * SDRAM on the Local Bus
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
153#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100154
155/*
156 * FLASH on the Local Bus
157 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500158#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
159#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500161#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
162#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100164
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500165#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
166 | BR_PS_16 /* 16 bit port */ \
167 | BR_MS_GPCM /* MSEL = GPCM */ \
168 | BR_V) /* valid */
169#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger94c50332011-10-11 23:57:14 -0500170 | OR_UPM_XAM \
171 | OR_GPCM_CSNT \
172 | OR_GPCM_ACS_DIV2 \
173 | OR_GPCM_XACS \
174 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500175 | OR_GPCM_TRLX_SET \
176 | OR_GPCM_EHTR_SET \
Joe Hershberger94c50332011-10-11 23:57:14 -0500177 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500178
Joe Hershberger94c50332011-10-11 23:57:14 -0500179 /* window base at flash base */
180#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500181#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100182
Joe Hershberger94c50332011-10-11 23:57:14 -0500183#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
184#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#undef CONFIG_SYS_FLASH_CHECKSUM
187#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
188#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100189
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
193#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100194#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100196#endif
197
198/*
199 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
200 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500201#define CONFIG_SYS_BCSR 0xE2400000
202 /* Access window base at BCSR base */
203#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500204#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
205#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
206 | BR_PS_8 \
207 | BR_MS_GPCM \
208 | BR_V)
209 /* 0x00000801 */
210#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
211 | OR_GPCM_XAM \
212 | OR_GPCM_CSNT \
213 | OR_GPCM_SCY_15 \
214 | OR_GPCM_TRLX_CLEAR \
215 | OR_GPCM_EHTR_CLEAR)
216 /* 0xFFFFE8F0 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500219#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
220#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100221
Joe Hershberger94c50332011-10-11 23:57:14 -0500222#define CONFIG_SYS_GBL_DATA_OFFSET \
223 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100225
Kevin Hao349a0152016-07-08 11:25:14 +0800226#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500227#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100228
229/*
230 * Local Bus LCRR and LBCR regs
231 * LCRR: DLL bypass, Clock divider is 4
232 * External Local Bus rate is
233 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
234 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500235#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
236#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100238
Xie Xiaobo800b7532007-02-14 18:26:44 +0800239/*
240 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
Xie Xiaobo800b7532007-02-14 18:26:44 +0800242 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#undef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#ifdef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100246/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
247/*
248 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100250 *
251 * For BR2, need:
252 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
253 * port-size = 32-bits = BR2[19:20] = 11
254 * no parity checking = BR2[21:22] = 00
255 * SDRAM for MSEL = BR2[24:26] = 011
256 * Valid = BR[31] = 1
257 *
258 * 0 4 8 12 16 20 24 28
259 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100260 */
261
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500262#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
263 | BR_PS_32 /* 32-bit port */ \
264 | BR_MS_SDRAM /* MSEL = SDRAM */ \
265 | BR_V) /* Valid */
266 /* 0xF0001861 */
267#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
268#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100269
270/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100272 *
273 * For OR2, need:
274 * 64MB mask for AM, OR2[0:7] = 1111 1100
275 * XAM, OR2[17:18] = 11
276 * 9 columns OR2[19-21] = 010
277 * 13 rows OR2[23-25] = 100
278 * EAD set for extra time OR[31] = 1
279 *
280 * 0 4 8 12 16 20 24 28
281 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
282 */
283
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500284#define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
285 | OR_SDRAM_XAM \
286 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
287 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
288 | OR_SDRAM_EAD)
289 /* 0xFC006901 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100290
Joe Hershberger94c50332011-10-11 23:57:14 -0500291 /* LB sdram refresh timer, about 6us */
292#define CONFIG_SYS_LBC_LSRT 0x32000000
293 /* LB refresh timer prescal, 266MHz/32 */
294#define CONFIG_SYS_LBC_MRTPR 0x20000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100295
Joe Hershberger94c50332011-10-11 23:57:14 -0500296#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
Kumar Galaac05b5e2009-03-26 01:34:39 -0500297 | LSDMR_BSMA1516 \
298 | LSDMR_RFCR8 \
299 | LSDMR_PRETOACT6 \
300 | LSDMR_ACTTORW3 \
301 | LSDMR_BL8 \
302 | LSDMR_WRC3 \
Joe Hershberger94c50332011-10-11 23:57:14 -0500303 | LSDMR_CL3)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100304
305/*
306 * SDRAM Controller configuration sequence.
307 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500308#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
309#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
310#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
311#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
312#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100313#endif
314
315/*
316 * Serial Port
317 */
318#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_NS16550_SERIAL
320#define CONFIG_SYS_NS16550_REG_SIZE 1
321#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
327#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100328
Kim Phillipsf3c14782007-02-27 18:41:08 -0600329#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500330#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100331
332/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200333#define CONFIG_SYS_I2C
334#define CONFIG_SYS_I2C_FSL
335#define CONFIG_SYS_FSL_I2C_SPEED 400000
336#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
337#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
338#define CONFIG_SYS_FSL_I2C2_SPEED 400000
339#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
340#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
341#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100342
Ben Warren81362c12008-01-16 22:37:42 -0500343/* SPI */
Ben Warren37531402008-01-26 23:41:19 -0500344#define CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500345#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500346
347/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_GPIO1_PRELIM
349#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
350#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500351
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100352/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500354#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500356#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100357
Kumar Gala4c7efd82006-04-20 13:45:32 -0500358/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100360
361/*
362 * General PCI
363 * Addresses are mapped 1-1.
364 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
366#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
367#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
368#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
369#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
370#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500371#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
372#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
373#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100374
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
376#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
377#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
378#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
379#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
380#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500381#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
382#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
383#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100384
385#if defined(CONFIG_PCI)
386
Kumar Gala4c7efd82006-04-20 13:45:32 -0500387#define PCI_ONE_PCI1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100388#if defined(PCI_64BIT)
389#undef PCI_ALL_PCI1
390#undef PCI_TWO_PCI1
391#undef PCI_ONE_PCI1
392#endif
393
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100394#define CONFIG_PCI_PNP /* do pci plug-and-play */
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700395#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100396
397#undef CONFIG_EEPRO100
398#undef CONFIG_TULIP
399
400#if !defined(CONFIG_PCI_PNP)
401 #define PCI_ENET0_IOADDR 0xFIXME
402 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200403 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100404#endif
405
406#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100408
409#endif /* CONFIG_PCI */
410
411/*
412 * TSEC configuration
413 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500414#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100415
416#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100417
418#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500419#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500420#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500421#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500422#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100423#define TSEC1_PHY_ADDR 0
424#define TSEC2_PHY_ADDR 1
425#define TSEC1_PHYIDX 0
426#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500427#define TSEC1_FLAGS TSEC_GIGABIT
428#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100429
430/* Options are: TSEC[0-1] */
431#define CONFIG_ETHPRIME "TSEC0"
432
433#endif /* CONFIG_TSEC_ENET */
434
435/*
436 * Configure on-board RTC
437 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500438#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
439#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100440
441/*
442 * Environment
443 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200444#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200445 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500446 #define CONFIG_ENV_ADDR \
447 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200448 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
449 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100450
451/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200452#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
453#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100454
455#else
Joe Hershberger94c50332011-10-11 23:57:14 -0500456 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200457 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200458 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200459 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100460#endif
461
462#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100464
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500465/*
Jon Loeligered26c742007-07-10 09:10:49 -0500466 * BOOTP options
467 */
468#define CONFIG_BOOTP_BOOTFILESIZE
469#define CONFIG_BOOTP_BOOTPATH
470#define CONFIG_BOOTP_GATEWAY
471#define CONFIG_BOOTP_HOSTNAME
472
Jon Loeligered26c742007-07-10 09:10:49 -0500473/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500474 * Command line configuration.
475 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500476#define CONFIG_CMD_DATE
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500477
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100478#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500479 #define CONFIG_CMD_PCI
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100480#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500481
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100482#undef CONFIG_WATCHDOG /* watchdog disabled */
483
484/*
485 * Miscellaneous configurable options
486 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_LONGHELP /* undef to save memory */
488#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100489
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500490#if defined(CONFIG_CMD_KGDB)
Joe Hershberger94c50332011-10-11 23:57:14 -0500491 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100492#else
Joe Hershberger94c50332011-10-11 23:57:14 -0500493 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100494#endif
495
Joe Hershberger94c50332011-10-11 23:57:14 -0500496 /* Print Buffer Size */
497#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
498#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
499 /* Boot Argument Buffer Size */
500#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100501
502/*
503 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700504 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100505 * the maximum mapped by the Linux kernel during initialization.
506 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500507 /* Initial Memory map for Linux*/
508#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800509#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100510
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200511#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100512
513#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200514#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100515 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
516 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500517 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100518 HRCWL_VCO_1X2 |\
519 HRCWL_CORE_TO_CSB_2X1)
520#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100522 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
523 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500524 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100525 HRCWL_VCO_1X4 |\
526 HRCWL_CORE_TO_CSB_3X1)
527#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200528#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100529 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
530 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500531 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100532 HRCWL_VCO_1X4 |\
533 HRCWL_CORE_TO_CSB_2X1)
534#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200535#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100536 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
537 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500538 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100539 HRCWL_VCO_1X4 |\
540 HRCWL_CORE_TO_CSB_1X1)
541#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100543 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
544 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500545 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100546 HRCWL_VCO_1X4 |\
547 HRCWL_CORE_TO_CSB_1X1)
548#endif
549
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700550#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200551#define CONFIG_SYS_HRCW_HIGH (\
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700552 HRCWH_PCI_AGENT |\
553 HRCWH_64_BIT_PCI |\
554 HRCWH_PCI1_ARBITER_DISABLE |\
555 HRCWH_PCI2_ARBITER_DISABLE |\
556 HRCWH_CORE_ENABLE |\
557 HRCWH_FROM_0X00000100 |\
558 HRCWH_BOOTSEQ_DISABLE |\
559 HRCWH_SW_WATCHDOG_DISABLE |\
560 HRCWH_ROM_LOC_LOCAL_16BIT |\
561 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500562 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700563#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100564#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200565#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100566 HRCWH_PCI_HOST |\
567 HRCWH_64_BIT_PCI |\
568 HRCWH_PCI1_ARBITER_ENABLE |\
569 HRCWH_PCI2_ARBITER_DISABLE |\
570 HRCWH_CORE_ENABLE |\
571 HRCWH_FROM_0X00000100 |\
572 HRCWH_BOOTSEQ_DISABLE |\
573 HRCWH_SW_WATCHDOG_DISABLE |\
574 HRCWH_ROM_LOC_LOCAL_16BIT |\
575 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500576 HRCWH_TSEC2M_IN_GMII)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100577#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200578#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100579 HRCWH_PCI_HOST |\
580 HRCWH_32_BIT_PCI |\
581 HRCWH_PCI1_ARBITER_ENABLE |\
582 HRCWH_PCI2_ARBITER_ENABLE |\
583 HRCWH_CORE_ENABLE |\
584 HRCWH_FROM_0X00000100 |\
585 HRCWH_BOOTSEQ_DISABLE |\
586 HRCWH_SW_WATCHDOG_DISABLE |\
587 HRCWH_ROM_LOC_LOCAL_16BIT |\
588 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500589 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700590#endif /* PCI_64BIT */
591#endif /* CONFIG_PCISLAVE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100592
Lee Nipper7e87e762008-04-25 15:44:45 -0500593/*
594 * System performance
595 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger94c50332011-10-11 23:57:14 -0500597#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200598#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
599#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
600#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
601#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500602
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100603/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500604#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200605#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100606
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger94c50332011-10-11 23:57:14 -0500608#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
609 | HID0_ENABLE_INSTRUCTION_CACHE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100610
Joe Hershberger94c50332011-10-11 23:57:14 -0500611/* #define CONFIG_SYS_HID0_FINAL (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100612 HID0_ENABLE_INSTRUCTION_CACHE |\
613 HID0_ENABLE_M_BIT |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500614 HID0_ENABLE_ADDRESS_BROADCAST) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100615
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200616#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500617#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100618
619/* DDR @ 0x00000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500620#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500621 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500622 | BATL_MEMCOHERENCE)
623#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
624 | BATU_BL_256M \
625 | BATU_VS \
626 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100627
628/* PCI @ 0x80000000 */
629#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000630#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger94c50332011-10-11 23:57:14 -0500631#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500632 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500633 | BATL_MEMCOHERENCE)
634#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
635 | BATU_BL_256M \
636 | BATU_VS \
637 | BATU_VP)
638#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500639 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500640 | BATL_CACHEINHIBIT \
641 | BATL_GUARDEDSTORAGE)
642#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
643 | BATU_BL_256M \
644 | BATU_VS \
645 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100646#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200647#define CONFIG_SYS_IBAT1L (0)
648#define CONFIG_SYS_IBAT1U (0)
649#define CONFIG_SYS_IBAT2L (0)
650#define CONFIG_SYS_IBAT2U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100651#endif
652
Kumar Gala4c7efd82006-04-20 13:45:32 -0500653#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger94c50332011-10-11 23:57:14 -0500654#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500655 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500656 | BATL_MEMCOHERENCE)
657#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
658 | BATU_BL_256M \
659 | BATU_VS \
660 | BATU_VP)
661#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500662 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500663 | BATL_CACHEINHIBIT \
664 | BATL_GUARDEDSTORAGE)
665#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
666 | BATU_BL_256M \
667 | BATU_VS \
668 | BATU_VP)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500669#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200670#define CONFIG_SYS_IBAT3L (0)
671#define CONFIG_SYS_IBAT3U (0)
672#define CONFIG_SYS_IBAT4L (0)
673#define CONFIG_SYS_IBAT4U (0)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500674#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100675
Kumar Gala4c7efd82006-04-20 13:45:32 -0500676/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500677#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500678 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500679 | BATL_CACHEINHIBIT \
680 | BATL_GUARDEDSTORAGE)
681#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
682 | BATU_BL_256M \
683 | BATU_VS \
684 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100685
Kumar Gala4c7efd82006-04-20 13:45:32 -0500686/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500687#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500688 | BATL_PP_RW \
689 | BATL_MEMCOHERENCE \
690 | BATL_GUARDEDSTORAGE)
Joe Hershberger94c50332011-10-11 23:57:14 -0500691#define CONFIG_SYS_IBAT6U (0xF0000000 \
692 | BATU_BL_256M \
693 | BATU_VS \
694 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100695
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200696#define CONFIG_SYS_IBAT7L (0)
697#define CONFIG_SYS_IBAT7U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100698
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200699#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
700#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
701#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
702#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
703#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
704#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
705#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
706#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
707#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
708#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
709#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
710#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
711#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
712#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
713#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
714#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100715
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500716#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100717#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100718#endif
719
720/*
721 * Environment Configuration
722 */
723#define CONFIG_ENV_OVERWRITE
724
725#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100726#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500727#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100728#endif
729
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100730#define CONFIG_HOSTNAME mpc8349emds
Joe Hershberger257ff782011-10-13 13:03:47 +0000731#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000732#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100733
Joe Hershberger94c50332011-10-11 23:57:14 -0500734#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100735
Joe Hershberger94c50332011-10-11 23:57:14 -0500736#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100737
738#define CONFIG_BAUDRATE 115200
739
740#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100741 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100742 "echo"
743
744#define CONFIG_EXTRA_ENV_SETTINGS \
745 "netdev=eth0\0" \
746 "hostname=mpc8349emds\0" \
747 "nfsargs=setenv bootargs root=/dev/nfs rw " \
748 "nfsroot=${serverip}:${rootpath}\0" \
749 "ramargs=setenv bootargs root=/dev/ram rw\0" \
750 "addip=setenv bootargs ${bootargs} " \
751 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
752 ":${hostname}:${netdev}:off panic=1\0" \
753 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
754 "flash_nfs=run nfsargs addip addtty;" \
755 "bootm ${kernel_addr}\0" \
756 "flash_self=run ramargs addip addtty;" \
757 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
758 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
759 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100760 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
761 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500762 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100763 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500764 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500765 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100766 ""
767
Joe Hershberger94c50332011-10-11 23:57:14 -0500768#define CONFIG_NFSBOOTCOMMAND \
769 "setenv bootargs root=/dev/nfs rw " \
770 "nfsroot=$serverip:$rootpath " \
771 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
772 "$netdev:off " \
773 "console=$consoledev,$baudrate $othbootargs;" \
774 "tftp $loadaddr $bootfile;" \
775 "tftp $fdtaddr $fdtfile;" \
776 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600777
778#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500779 "setenv bootargs root=/dev/ram rw " \
780 "console=$consoledev,$baudrate $othbootargs;" \
781 "tftp $ramdiskaddr $ramdiskfile;" \
782 "tftp $loadaddr $bootfile;" \
783 "tftp $fdtaddr $fdtfile;" \
784 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600785
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100786#define CONFIG_BOOTCOMMAND "run flash_self"
787
788#endif /* __CONFIG_H */