Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2014 Freescale Semiconductor |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __FSL_MC_H__ |
| 7 | #define __FSL_MC_H__ |
| 8 | |
| 9 | #include <common.h> |
| 10 | |
| 11 | #define MC_CCSR_BASE_ADDR \ |
| 12 | ((struct mc_ccsr_registers __iomem *)0x8340000) |
| 13 | |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 14 | #define GCR1_P1_STOP BIT(31) |
| 15 | #define GCR1_P2_STOP BIT(30) |
| 16 | #define GCR1_P1_DE_RST BIT(23) |
| 17 | #define GCR1_P2_DE_RST BIT(22) |
| 18 | #define GCR1_M1_DE_RST BIT(15) |
| 19 | #define GCR1_M2_DE_RST BIT(14) |
| 20 | #define GCR1_M_ALL_DE_RST (GCR1_M1_DE_RST | GCR1_M2_DE_RST) |
| 21 | #define GSR_FS_MASK 0x3fffffff |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 22 | |
| 23 | #define SOC_MC_PORTALS_BASE_ADDR ((void __iomem *)0x00080C000000) |
Prabhakar Kushwaha | fd5d127 | 2015-07-02 11:28:59 +0530 | [diff] [blame] | 24 | #define SOC_QBMAN_PORTALS_BASE_ADDR ((void __iomem *)0x000818000000) |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 25 | #define SOC_MC_PORTAL_STRIDE 0x10000 |
| 26 | |
| 27 | #define SOC_MC_PORTAL_ADDR(_portal_id) \ |
| 28 | ((void __iomem *)((uintptr_t)SOC_MC_PORTALS_BASE_ADDR + \ |
| 29 | (_portal_id) * SOC_MC_PORTAL_STRIDE)) |
| 30 | |
Prabhakar Kushwaha | 316b71c | 2015-11-04 12:25:59 +0530 | [diff] [blame] | 31 | #define MC_PORTAL_OFFSET_TO_PORTAL_ID(_portal_offset) \ |
| 32 | ((_portal_offset) / SOC_MC_PORTAL_STRIDE) |
| 33 | |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 34 | struct mc_ccsr_registers { |
| 35 | u32 reg_gcr1; |
| 36 | u32 reserved1; |
| 37 | u32 reg_gsr; |
| 38 | u32 reserved2; |
| 39 | u32 reg_sicbalr; |
| 40 | u32 reg_sicbahr; |
| 41 | u32 reg_sicapr; |
| 42 | u32 reserved3; |
| 43 | u32 reg_mcfbalr; |
| 44 | u32 reg_mcfbahr; |
| 45 | u32 reg_mcfapr; |
| 46 | u32 reserved4[0x2f1]; |
| 47 | u32 reg_psr; |
| 48 | u32 reserved5; |
| 49 | u32 reg_brr[2]; |
| 50 | u32 reserved6[0x80]; |
| 51 | u32 reg_error[]; |
| 52 | }; |
| 53 | |
Nipun Gupta | d691264 | 2018-08-20 16:01:14 +0530 | [diff] [blame] | 54 | void fdt_fsl_mc_fixup_iommu_map_entry(void *blob); |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 55 | int get_mc_boot_status(void); |
Prabhakar Kushwaha | 29a63e4 | 2015-11-04 12:25:58 +0530 | [diff] [blame] | 56 | int get_dpl_apply_status(void); |
Mian Yousaf Kaukab | 9712465 | 2018-12-18 14:01:17 +0100 | [diff] [blame] | 57 | int is_lazy_dpl_addr_valid(void); |
Meenakshi Aggarwal | d67ae48 | 2019-05-23 15:13:43 +0530 | [diff] [blame] | 58 | void fdt_fixup_mc_ddr(u64 *base, u64 *size); |
Prabhakar Kushwaha | 29a63e4 | 2015-11-04 12:25:58 +0530 | [diff] [blame] | 59 | #ifdef CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET |
| 60 | int get_aiop_apply_status(void); |
| 61 | #endif |
| 62 | u64 mc_get_dram_addr(void); |
Bhupesh Sharma | 25b8efe | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 63 | unsigned long mc_get_dram_block_size(void); |
Prabhakar Kushwaha | cfd9fbf | 2015-03-19 09:20:45 -0700 | [diff] [blame] | 64 | int fsl_mc_ldpaa_init(bd_t *bis); |
Prabhakar Kushwaha | 316b71c | 2015-11-04 12:25:59 +0530 | [diff] [blame] | 65 | int fsl_mc_ldpaa_exit(bd_t *bd); |
Bogdan Purcareata | 08bc014 | 2017-05-24 16:40:21 +0000 | [diff] [blame] | 66 | void mc_env_boot(void); |
J. German Rivera | 8ff14b7 | 2014-06-23 15:15:55 -0700 | [diff] [blame] | 67 | #endif |