Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | /* port to AMCC 440SPE evaluatioon board - SG April 12,2005 */ |
| 23 | |
| 24 | #include <ppc_asm.tmpl> |
| 25 | #include <config.h> |
| 26 | |
| 27 | /* General */ |
| 28 | #define TLB_VALID 0x00000200 |
| 29 | |
| 30 | /* Supported page sizes */ |
| 31 | |
| 32 | #define SZ_1K 0x00000000 |
| 33 | #define SZ_4K 0x00000010 |
| 34 | #define SZ_16K 0x00000020 |
| 35 | #define SZ_64K 0x00000030 |
| 36 | #define SZ_256K 0x00000040 |
| 37 | #define SZ_1M 0x00000050 |
| 38 | #define SZ_16M 0x00000070 |
| 39 | #define SZ_256M 0x00000090 |
| 40 | |
| 41 | /* Storage attributes */ |
| 42 | #define SA_W 0x00000800 /* Write-through */ |
| 43 | #define SA_I 0x00000400 /* Caching inhibited */ |
| 44 | #define SA_M 0x00000200 /* Memory coherence */ |
| 45 | #define SA_G 0x00000100 /* Guarded */ |
| 46 | #define SA_E 0x00000080 /* Endian */ |
| 47 | |
| 48 | /* Access control */ |
| 49 | #define AC_X 0x00000024 /* Execute */ |
| 50 | #define AC_W 0x00000012 /* Write */ |
| 51 | #define AC_R 0x00000009 /* Read */ |
| 52 | |
| 53 | /* Some handy macros */ |
| 54 | |
| 55 | #define EPN(e) ((e) & 0xfffffc00) |
| 56 | #define TLB0(epn,sz) ((EPN((epn)) | (sz) | TLB_VALID )) |
| 57 | #define TLB1(rpn,erpn) (((rpn) & 0xfffffc00) | (erpn)) |
| 58 | #define TLB2(a) ((a) & 0x00000fbf) |
| 59 | |
| 60 | #define tlbtab_start\ |
| 61 | mflr r1 ;\ |
| 62 | bl 0f ; |
| 63 | |
| 64 | #define tlbtab_end\ |
| 65 | .long 0, 0, 0 ;\ |
| 66 | 0: mflr r0 ;\ |
| 67 | mtlr r1 ;\ |
| 68 | blr ; |
| 69 | |
| 70 | #define tlbentry(epn,sz,rpn,erpn,attr)\ |
| 71 | .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr) |
| 72 | |
| 73 | /************************************************************************** |
| 74 | * TLB TABLE |
| 75 | * |
| 76 | * This table is used by the cpu boot code to setup the initial tlb |
| 77 | * entries. Rather than make broad assumptions in the cpu source tree, |
| 78 | * this table lets each board set things up however they like. |
| 79 | * |
| 80 | * Pointer to the table is returned in r1 |
| 81 | * |
| 82 | *************************************************************************/ |
| 83 | |
| 84 | .section .bootpg,"ax" |
Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 85 | |
Rafal Jaworowski | a2e7ef0 | 2006-08-10 12:43:17 +0200 | [diff] [blame^] | 86 | /************************************************************************** |
| 87 | * TLB table for revA |
| 88 | *************************************************************************/ |
| 89 | .globl tlbtabA |
| 90 | tlbtabA: |
Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 91 | tlbtab_start |
| 92 | tlbentry(0xfff00000, SZ_16M, 0xfff00000, 4, AC_R|AC_W|AC_X|SA_G) |
| 93 | |
| 94 | tlbentry(CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 95 | tlbentry(CFG_SDRAM_BASE + 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 96 | tlbentry(CFG_SDRAM_BASE + 0x20000000, SZ_256M, 0x20000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 97 | tlbentry(CFG_SDRAM_BASE + 0x30000000, SZ_256M, 0x30000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 98 | |
| 99 | tlbentry(CFG_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_R|AC_W|AC_X|SA_I) |
Rafal Jaworowski | a2e7ef0 | 2006-08-10 12:43:17 +0200 | [diff] [blame^] | 100 | tlbentry(CFG_FPGA_BASE, SZ_1K, 0xE2000000, 4,AC_R|AC_W|SA_I) |
Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 101 | |
Rafal Jaworowski | a2e7ef0 | 2006-08-10 12:43:17 +0200 | [diff] [blame^] | 102 | tlbentry(CFG_OPER_FLASH, SZ_16M, 0xE7000000, 4,AC_R|AC_W|AC_X|SA_G|SA_I) |
Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 103 | tlbentry(CFG_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_R|AC_W|SA_G|SA_I) |
| 104 | |
| 105 | tlbentry(CFG_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 106 | tlbentry(CFG_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
Rafal Jaworowski | a2e7ef0 | 2006-08-10 12:43:17 +0200 | [diff] [blame^] | 107 | tlbentry(CFG_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 108 | |
| 109 | tlbentry(CFG_PCIE0_CFGBASE, SZ_16M, 0x40000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 110 | tlbentry(CFG_PCIE1_CFGBASE, SZ_16M, 0x80000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 111 | tlbentry(CFG_PCIE2_CFGBASE, SZ_16M, 0xC0000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 112 | tlbentry(CFG_PCIE0_XCFGBASE, SZ_4K, 0x50000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 113 | tlbentry(CFG_PCIE1_XCFGBASE, SZ_4K, 0x90000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 114 | tlbentry(CFG_PCIE2_XCFGBASE, SZ_4K, 0xD0000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 115 | |
| 116 | tlbentry(CFG_PCIE1_REGBASE, SZ_1K, 0x60000400, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 117 | tlbentry(CFG_PCIE3_REGBASE, SZ_1K, 0x60001400, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 118 | tlbentry(CFG_PCIE5_REGBASE, SZ_1K, 0x60002400, 0xD, AC_R|AC_W|SA_G|SA_I) |
Marian Balakowicz | 49d0eee | 2006-06-30 16:30:46 +0200 | [diff] [blame] | 119 | tlbtab_end |
| 120 | |
Rafal Jaworowski | a2e7ef0 | 2006-08-10 12:43:17 +0200 | [diff] [blame^] | 121 | /************************************************************************** |
| 122 | * TLB table for revB |
| 123 | * |
| 124 | * Notice: revB of the 440SPe chip is very strict about PLB real addressess |
| 125 | * and ranges to be mapped for config space: it seems to only work with |
| 126 | * d_nnnn_nnnn range (hangs the core upon config transaction attempts when |
| 127 | * set otherwise) while revA uses c_nnnn_nnnn. |
| 128 | *************************************************************************/ |
| 129 | .globl tlbtabB |
| 130 | tlbtabB: |
| 131 | tlbtab_start |
| 132 | tlbentry(0xfff00000, SZ_16M, 0xfff00000, 4, AC_R|AC_W|AC_X|SA_G) |
| 133 | |
| 134 | tlbentry(CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 135 | tlbentry(CFG_SDRAM_BASE + 0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 136 | tlbentry(CFG_SDRAM_BASE + 0x20000000, SZ_256M, 0x20000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 137 | tlbentry(CFG_SDRAM_BASE + 0x30000000, SZ_256M, 0x30000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I) |
| 138 | |
| 139 | tlbentry(CFG_ISRAM_BASE, SZ_256K, 0x00000000, 4, AC_R|AC_W|AC_X|SA_I) |
| 140 | tlbentry(CFG_FPGA_BASE, SZ_1K, 0xE2000000, 4,AC_R|AC_W|SA_I) |
| 141 | |
| 142 | tlbentry(CFG_OPER_FLASH, SZ_16M, 0xE7000000, 4,AC_R|AC_W|AC_X|SA_G|SA_I) |
| 143 | tlbentry(CFG_PERIPHERAL_BASE, SZ_4K, 0xF0000000, 4, AC_R|AC_W|SA_G|SA_I) |
| 144 | |
| 145 | tlbentry(CFG_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 146 | tlbentry(CFG_PCI_MEMBASE, SZ_256M, 0x10000000, 0xC, AC_R|AC_W|SA_G|SA_I) |
| 147 | tlbentry(CFG_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 148 | |
| 149 | tlbentry(CFG_PCIE0_CFGBASE, SZ_1K, 0x00100000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 150 | tlbentry(CFG_PCIE1_CFGBASE, SZ_1K, 0x20100000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 151 | tlbentry(CFG_PCIE2_CFGBASE, SZ_1K, 0x40100000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 152 | tlbentry(CFG_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 153 | tlbentry(CFG_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 154 | tlbentry(CFG_PCIE2_XCFGBASE, SZ_1K, 0x50000000, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 155 | |
| 156 | tlbentry(CFG_PCIE1_REGBASE, SZ_1K, 0x60000400, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 157 | tlbentry(CFG_PCIE3_REGBASE, SZ_1K, 0x60001400, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 158 | tlbentry(CFG_PCIE5_REGBASE, SZ_1K, 0x60002400, 0xD, AC_R|AC_W|SA_G|SA_I) |
| 159 | tlbtab_end |