blob: cbb0fffb85c67f48b014cb7fbe8c703e8a9601a1 [file] [log] [blame]
Sascha Hauer15ea70f2008-03-26 20:40:49 +01001/*
Marek Vasut94cb8422011-09-22 09:22:12 +00002 * i2c driver for Freescale i.MX series
Sascha Hauer15ea70f2008-03-26 20:40:49 +01003 *
4 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Marek Vasut94cb8422011-09-22 09:22:12 +00005 * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on i2c-imx.c from linux kernel:
8 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
9 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
10 * Copyright (C) 2007 RightHand Technologies, Inc.
11 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
12 *
Sascha Hauer15ea70f2008-03-26 20:40:49 +010013 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
33#include <common.h>
Liu Hui-R64343447beb12011-01-03 22:27:39 +000034#include <asm/arch/clock.h>
Stefano Babic78129d92011-03-14 15:43:56 +010035#include <asm/arch/imx-regs.h>
Troy Kisky752ac8f2012-07-19 08:18:04 +000036#include <asm/errno.h>
Troy Kisky2254b7f2012-07-19 08:18:03 +000037#include <asm/io.h>
Marek Vasut5f1291e2011-10-26 00:05:44 +000038#include <i2c.h>
Troy Kiskyf024a3b2012-07-19 08:18:09 +000039#include <watchdog.h>
Sascha Hauer15ea70f2008-03-26 20:40:49 +010040
Marek Vasut94cb8422011-09-22 09:22:12 +000041struct mxc_i2c_regs {
42 uint32_t iadr;
43 uint32_t ifdr;
44 uint32_t i2cr;
45 uint32_t i2sr;
46 uint32_t i2dr;
47};
Sascha Hauer15ea70f2008-03-26 20:40:49 +010048
49#define I2CR_IEN (1 << 7)
50#define I2CR_IIEN (1 << 6)
51#define I2CR_MSTA (1 << 5)
52#define I2CR_MTX (1 << 4)
53#define I2CR_TX_NO_AK (1 << 3)
54#define I2CR_RSTA (1 << 2)
55
56#define I2SR_ICF (1 << 7)
57#define I2SR_IBB (1 << 5)
Troy Kisky8ff683a2012-07-19 08:18:15 +000058#define I2SR_IAL (1 << 4)
Sascha Hauer15ea70f2008-03-26 20:40:49 +010059#define I2SR_IIF (1 << 1)
60#define I2SR_RX_NO_AK (1 << 0)
61
Troy Kisky8462c632012-04-24 17:33:25 +000062#ifdef CONFIG_SYS_I2C_BASE
63#define I2C_BASE CONFIG_SYS_I2C_BASE
Sascha Hauer15ea70f2008-03-26 20:40:49 +010064#else
Troy Kisky8462c632012-04-24 17:33:25 +000065#error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver"
Sascha Hauer15ea70f2008-03-26 20:40:49 +010066#endif
67
Marek Vasut94cb8422011-09-22 09:22:12 +000068static u16 i2c_clk_div[50][2] = {
69 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
70 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
71 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
72 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
73 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
74 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
75 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
76 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
77 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
78 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
79 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
80 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
81 { 3072, 0x1E }, { 3840, 0x1F }
82};
Sascha Hauer15ea70f2008-03-26 20:40:49 +010083
Marek Vasut94cb8422011-09-22 09:22:12 +000084/*
85 * Calculate and set proper clock divider
86 */
Marek Vasut5f1291e2011-10-26 00:05:44 +000087static uint8_t i2c_imx_get_clk(unsigned int rate)
Sascha Hauer15ea70f2008-03-26 20:40:49 +010088{
Marek Vasut94cb8422011-09-22 09:22:12 +000089 unsigned int i2c_clk_rate;
90 unsigned int div;
Marek Vasut5f1291e2011-10-26 00:05:44 +000091 u8 clk_div;
Sascha Hauer15ea70f2008-03-26 20:40:49 +010092
Liu Hui-R64343447beb12011-01-03 22:27:39 +000093#if defined(CONFIG_MX31)
Stefano Babic22121722011-01-20 07:50:44 +000094 struct clock_control_regs *sc_regs =
95 (struct clock_control_regs *)CCM_BASE;
Marek Vasut94cb8422011-09-22 09:22:12 +000096
Guennadi Liakhovetski3314fc62009-02-13 09:23:36 +010097 /* start the required I2C clock */
Troy Kisky8462c632012-04-24 17:33:25 +000098 writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
Stefano Babic22121722011-01-20 07:50:44 +000099 &sc_regs->cgr0);
Liu Hui-R64343447beb12011-01-03 22:27:39 +0000100#endif
Guennadi Liakhovetski3314fc62009-02-13 09:23:36 +0100101
Marek Vasut94cb8422011-09-22 09:22:12 +0000102 /* Divider value calculation */
103 i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK);
104 div = (i2c_clk_rate + rate - 1) / rate;
105 if (div < i2c_clk_div[0][0])
Marek Vasut4f274442011-09-27 06:34:11 +0000106 clk_div = 0;
Marek Vasut94cb8422011-09-22 09:22:12 +0000107 else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
Marek Vasut4f274442011-09-27 06:34:11 +0000108 clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
Marek Vasut94cb8422011-09-22 09:22:12 +0000109 else
Marek Vasut4f274442011-09-27 06:34:11 +0000110 for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
Marek Vasut94cb8422011-09-22 09:22:12 +0000111 ;
112
113 /* Store divider value */
Marek Vasut5f1291e2011-10-26 00:05:44 +0000114 return clk_div;
Marek Vasut94cb8422011-09-22 09:22:12 +0000115}
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100116
Marek Vasut94cb8422011-09-22 09:22:12 +0000117/*
Marek Vasut94cb8422011-09-22 09:22:12 +0000118 * Init I2C Bus
119 */
120void i2c_init(int speed, int unused)
121{
Marek Vasut5f1291e2011-10-26 00:05:44 +0000122 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
123 u8 clk_idx = i2c_imx_get_clk(speed);
124 u8 idx = i2c_clk_div[clk_idx][1];
125
126 /* Store divider value */
127 writeb(idx, &i2c_regs->ifdr);
128
Troy Kiskye6fa4d72012-07-19 08:18:12 +0000129 /* Reset module */
130 writeb(0, &i2c_regs->i2cr);
131 writeb(0, &i2c_regs->i2sr);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100132}
133
Marek Vasut94cb8422011-09-22 09:22:12 +0000134/*
Marek Vasut4f274442011-09-27 06:34:11 +0000135 * Set I2C Speed
136 */
137int i2c_set_bus_speed(unsigned int speed)
138{
139 i2c_init(speed, 0);
140 return 0;
141}
142
143/*
144 * Get I2C Speed
145 */
146unsigned int i2c_get_bus_speed(void)
147{
Marek Vasut5f1291e2011-10-26 00:05:44 +0000148 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
149 u8 clk_idx = readb(&i2c_regs->ifdr);
150 u8 clk_div;
151
152 for (clk_div = 0; i2c_clk_div[clk_div][1] != clk_idx; clk_div++)
153 ;
154
Marek Vasut4f274442011-09-27 06:34:11 +0000155 return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0];
156}
157
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000158#define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
159#define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
160#define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
Stefano Babic848bb992011-01-20 07:51:31 +0000161
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000162static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100163{
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000164 unsigned sr;
165 ulong elapsed;
166 ulong start_time = get_timer(0);
167 for (;;) {
168 sr = readb(&i2c_regs->i2sr);
Troy Kisky8ff683a2012-07-19 08:18:15 +0000169 if (sr & I2SR_IAL) {
170 writeb(sr & ~I2SR_IAL, &i2c_regs->i2sr);
171 printf("%s: Arbitration lost sr=%x cr=%x state=%x\n",
172 __func__, sr, readb(&i2c_regs->i2cr), state);
173 return -ERESTART;
174 }
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000175 if ((sr & (state >> 8)) == (unsigned char)state)
176 return sr;
177 WATCHDOG_RESET();
178 elapsed = get_timer(start_time);
179 if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */
180 break;
Marek Vasut94cb8422011-09-22 09:22:12 +0000181 }
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000182 printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
183 sr, readb(&i2c_regs->i2cr), state);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000184 return -ETIMEDOUT;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100185}
186
Troy Kisky752ac8f2012-07-19 08:18:04 +0000187static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte)
Stefano Babic848bb992011-01-20 07:51:31 +0000188{
Troy Kisky752ac8f2012-07-19 08:18:04 +0000189 int ret;
Stefano Babic848bb992011-01-20 07:51:31 +0000190
Troy Kisky30fa77c2012-07-19 08:18:05 +0000191 writeb(0, &i2c_regs->i2sr);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000192 writeb(byte, &i2c_regs->i2dr);
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000193 ret = wait_for_sr_state(i2c_regs, ST_IIF);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000194 if (ret < 0)
195 return ret;
Troy Kisky752ac8f2012-07-19 08:18:04 +0000196 if (ret & I2SR_RX_NO_AK)
197 return -ENODEV;
198 return 0;
Marek Vasut94cb8422011-09-22 09:22:12 +0000199}
Stefano Babic848bb992011-01-20 07:51:31 +0000200
Marek Vasut94cb8422011-09-22 09:22:12 +0000201/*
Troy Kiskyfef163f2012-07-19 08:18:13 +0000202 * Stop I2C transaction
Marek Vasut94cb8422011-09-22 09:22:12 +0000203 */
204void i2c_imx_stop(void)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100205{
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000206 int ret;
Marek Vasut94cb8422011-09-22 09:22:12 +0000207 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
Troy Kiskyfef163f2012-07-19 08:18:13 +0000208 unsigned int temp = readb(&i2c_regs->i2cr);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100209
Troy Kisky1ac1e452012-07-19 08:18:02 +0000210 temp &= ~(I2CR_MSTA | I2CR_MTX);
Marek Vasut94cb8422011-09-22 09:22:12 +0000211 writeb(temp, &i2c_regs->i2cr);
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000212 ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
213 if (ret < 0)
214 printf("%s:trigger stop failed\n", __func__);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100215}
216
Marek Vasut94cb8422011-09-22 09:22:12 +0000217/*
Troy Kisky14db6f22012-07-19 08:18:06 +0000218 * Send start signal, chip address and
219 * write register address
Marek Vasut94cb8422011-09-22 09:22:12 +0000220 */
Troy Kiskyeca037a2012-07-19 08:18:16 +0000221static int i2c_init_transfer_(struct mxc_i2c_regs *i2c_regs,
Troy Kisky14db6f22012-07-19 08:18:06 +0000222 uchar chip, uint addr, int alen)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100223{
Troy Kiskya974bcc2012-07-19 08:18:11 +0000224 unsigned int temp;
225 int ret;
226
227 /* Enable I2C controller */
Troy Kiskyfef163f2012-07-19 08:18:13 +0000228 if (!(readb(&i2c_regs->i2cr) & I2CR_IEN)) {
229 writeb(I2CR_IEN, &i2c_regs->i2cr);
230 /* Wait for controller to be stable */
231 udelay(50);
232 }
Troy Kiskye203df32012-07-19 08:18:14 +0000233 if (readb(&i2c_regs->iadr) == (chip << 1))
234 writeb((chip << 1) ^ 2, &i2c_regs->iadr);
Troy Kiskya974bcc2012-07-19 08:18:11 +0000235 writeb(0, &i2c_regs->i2sr);
Troy Kiskyfef163f2012-07-19 08:18:13 +0000236 ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
237 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000238 return ret;
Troy Kiskya974bcc2012-07-19 08:18:11 +0000239
240 /* Start I2C transaction */
241 temp = readb(&i2c_regs->i2cr);
242 temp |= I2CR_MSTA;
243 writeb(temp, &i2c_regs->i2cr);
244
245 ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY);
246 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000247 return ret;
Troy Kisky14db6f22012-07-19 08:18:06 +0000248
Troy Kiskya974bcc2012-07-19 08:18:11 +0000249 temp |= I2CR_MTX | I2CR_TX_NO_AK;
250 writeb(temp, &i2c_regs->i2cr);
251
Troy Kisky14db6f22012-07-19 08:18:06 +0000252 /* write slave address */
253 ret = tx_byte(i2c_regs, chip << 1);
254 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000255 return ret;
Marek Vasut94cb8422011-09-22 09:22:12 +0000256
Marek Vasut5f1291e2011-10-26 00:05:44 +0000257 while (alen--) {
Troy Kisky752ac8f2012-07-19 08:18:04 +0000258 ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff);
259 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000260 return ret;
Stefano Babic848bb992011-01-20 07:51:31 +0000261 }
Troy Kisky14db6f22012-07-19 08:18:06 +0000262 return 0;
Troy Kiskyeca037a2012-07-19 08:18:16 +0000263}
264
265static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs,
266 uchar chip, uint addr, int alen)
267{
268 int retry;
269 int ret;
270 for (retry = 0; retry < 3; retry++) {
271 ret = i2c_init_transfer_(i2c_regs, chip, addr, alen);
272 if (ret >= 0)
273 return 0;
274 i2c_imx_stop();
275 if (ret == -ENODEV)
276 return ret;
277
278 printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip,
279 retry);
280 if (ret != -ERESTART)
281 writeb(0, &i2c_regs->i2cr); /* Disable controller */
282 udelay(100);
283 }
284 printf("%s: give up i2c_regs=%p\n", __func__, i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000285 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100286}
287
Marek Vasut94cb8422011-09-22 09:22:12 +0000288/*
Marek Vasut94cb8422011-09-22 09:22:12 +0000289 * Read data from I2C device
290 */
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100291int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
292{
Marek Vasut94cb8422011-09-22 09:22:12 +0000293 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100294 int ret;
Marek Vasut94cb8422011-09-22 09:22:12 +0000295 unsigned int temp;
296 int i;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100297
Troy Kisky14db6f22012-07-19 08:18:06 +0000298 ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000299 if (ret < 0)
Marek Vasut94cb8422011-09-22 09:22:12 +0000300 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100301
Marek Vasut94cb8422011-09-22 09:22:12 +0000302 temp = readb(&i2c_regs->i2cr);
303 temp |= I2CR_RSTA;
304 writeb(temp, &i2c_regs->i2cr);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100305
Troy Kisky752ac8f2012-07-19 08:18:04 +0000306 ret = tx_byte(i2c_regs, (chip << 1) | 1);
Troy Kisky0ce898d2012-07-19 08:18:07 +0000307 if (ret < 0) {
308 i2c_imx_stop();
Marek Vasut94cb8422011-09-22 09:22:12 +0000309 return ret;
Troy Kisky0ce898d2012-07-19 08:18:07 +0000310 }
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100311
Marek Vasut94cb8422011-09-22 09:22:12 +0000312 /* setup bus to read data */
313 temp = readb(&i2c_regs->i2cr);
314 temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
315 if (len == 1)
316 temp |= I2CR_TX_NO_AK;
317 writeb(temp, &i2c_regs->i2cr);
Troy Kisky30fa77c2012-07-19 08:18:05 +0000318 writeb(0, &i2c_regs->i2sr);
319 readb(&i2c_regs->i2dr); /* dummy read to clear ICF */
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100320
Marek Vasut94cb8422011-09-22 09:22:12 +0000321 /* read data */
322 for (i = 0; i < len; i++) {
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000323 ret = wait_for_sr_state(i2c_regs, ST_IIF);
324 if (ret < 0) {
Troy Kisky0ce898d2012-07-19 08:18:07 +0000325 i2c_imx_stop();
Marek Vasut94cb8422011-09-22 09:22:12 +0000326 return ret;
Troy Kisky0ce898d2012-07-19 08:18:07 +0000327 }
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100328
Marek Vasut94cb8422011-09-22 09:22:12 +0000329 /*
330 * It must generate STOP before read I2DR to prevent
331 * controller from generating another clock cycle
332 */
333 if (i == (len - 1)) {
Troy Kiskyfef163f2012-07-19 08:18:13 +0000334 i2c_imx_stop();
Marek Vasut94cb8422011-09-22 09:22:12 +0000335 } else if (i == (len - 2)) {
336 temp = readb(&i2c_regs->i2cr);
337 temp |= I2CR_TX_NO_AK;
338 writeb(temp, &i2c_regs->i2cr);
339 }
Troy Kisky30fa77c2012-07-19 08:18:05 +0000340 writeb(0, &i2c_regs->i2sr);
Marek Vasut94cb8422011-09-22 09:22:12 +0000341 buf[i] = readb(&i2c_regs->i2dr);
342 }
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100343
Marek Vasut94cb8422011-09-22 09:22:12 +0000344 i2c_imx_stop();
345
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000346 return 0;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100347}
348
Marek Vasut94cb8422011-09-22 09:22:12 +0000349/*
350 * Write data to I2C device
351 */
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100352int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
353{
Marek Vasut94cb8422011-09-22 09:22:12 +0000354 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
355 int ret;
356 int i;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100357
Troy Kisky14db6f22012-07-19 08:18:06 +0000358 ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000359 if (ret < 0)
Marek Vasut94cb8422011-09-22 09:22:12 +0000360 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100361
Marek Vasut94cb8422011-09-22 09:22:12 +0000362 for (i = 0; i < len; i++) {
Troy Kisky752ac8f2012-07-19 08:18:04 +0000363 ret = tx_byte(i2c_regs, buf[i]);
364 if (ret < 0)
Troy Kisky0ce898d2012-07-19 08:18:07 +0000365 break;
Marek Vasut94cb8422011-09-22 09:22:12 +0000366 }
367
368 i2c_imx_stop();
369
370 return ret;
371}
Troy Kisky321a42b2012-07-19 08:18:08 +0000372
373/*
374 * Test if a chip at a given address responds (probe the chip)
375 */
376int i2c_probe(uchar chip)
377{
378 return i2c_write(chip, 0, 0, NULL, 0);
379}