blob: 6161b7671284aaa0ae353e7642b00fb2f23170f6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese754a5e52008-02-19 16:21:49 +01002/*
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +01003 * (C) Copyright 2018
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de.
5 *
Stefan Roese754a5e52008-02-19 16:21:49 +01006 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * based on a the Linux rtc-m41t80.c driver which is:
10 * Alexander Bigga <ab@mycable.de>, 2006 (c) mycable GmbH
Stefan Roese754a5e52008-02-19 16:21:49 +010011 */
12
13/*
14 * Date & Time support for STMicroelectronics M41T62
15 */
16
17/* #define DEBUG */
18
19#include <common.h>
20#include <command.h>
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +010021#include <dm.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010022#include <rtc.h>
23#include <i2c.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010024
Stefan Roese754a5e52008-02-19 16:21:49 +010025#define M41T62_REG_SSEC 0
26#define M41T62_REG_SEC 1
27#define M41T62_REG_MIN 2
28#define M41T62_REG_HOUR 3
29#define M41T62_REG_WDAY 4
30#define M41T62_REG_DAY 5
31#define M41T62_REG_MON 6
32#define M41T62_REG_YEAR 7
33#define M41T62_REG_ALARM_MON 0xa
34#define M41T62_REG_ALARM_DAY 0xb
35#define M41T62_REG_ALARM_HOUR 0xc
36#define M41T62_REG_ALARM_MIN 0xd
37#define M41T62_REG_ALARM_SEC 0xe
38#define M41T62_REG_FLAGS 0xf
39
40#define M41T62_DATETIME_REG_SIZE (M41T62_REG_YEAR + 1)
41#define M41T62_ALARM_REG_SIZE \
42 (M41T62_REG_ALARM_SEC + 1 - M41T62_REG_ALARM_MON)
43
44#define M41T62_SEC_ST (1 << 7) /* ST: Stop Bit */
45#define M41T62_ALMON_AFE (1 << 7) /* AFE: AF Enable Bit */
46#define M41T62_ALMON_SQWE (1 << 6) /* SQWE: SQW Enable Bit */
47#define M41T62_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
48#define M41T62_FLAGS_AF (1 << 6) /* AF: Alarm Flag Bit */
49#define M41T62_FLAGS_BATT_LOW (1 << 4) /* BL: Battery Low Bit */
50
51#define M41T62_FEATURE_HT (1 << 0)
52#define M41T62_FEATURE_BL (1 << 1)
53
Stefan Roesed670fc52012-01-20 11:47:47 +010054#define M41T80_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
55
Lukasz Majewski7f633d02018-11-22 14:54:33 +010056static void m41t62_update_rtc_time(struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010057{
Stefan Roese754a5e52008-02-19 16:21:49 +010058 debug("%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
59 "mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
60 __FUNCTION__,
61 buf[0], buf[1], buf[2], buf[3],
62 buf[4], buf[5], buf[6], buf[7]);
63
Albin Tonnerre8aca7202009-08-13 15:31:11 +020064 tm->tm_sec = bcd2bin(buf[M41T62_REG_SEC] & 0x7f);
65 tm->tm_min = bcd2bin(buf[M41T62_REG_MIN] & 0x7f);
66 tm->tm_hour = bcd2bin(buf[M41T62_REG_HOUR] & 0x3f);
67 tm->tm_mday = bcd2bin(buf[M41T62_REG_DAY] & 0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +010068 tm->tm_wday = buf[M41T62_REG_WDAY] & 0x07;
Albin Tonnerre8aca7202009-08-13 15:31:11 +020069 tm->tm_mon = bcd2bin(buf[M41T62_REG_MON] & 0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +010070
71 /* assume 20YY not 19YY, and ignore the Century Bit */
72 /* U-Boot needs to add 1900 here */
Albin Tonnerre8aca7202009-08-13 15:31:11 +020073 tm->tm_year = bcd2bin(buf[M41T62_REG_YEAR]) + 100 + 1900;
Stefan Roese754a5e52008-02-19 16:21:49 +010074
75 debug("%s: tm is secs=%d, mins=%d, hours=%d, "
76 "mday=%d, mon=%d, year=%d, wday=%d\n",
77 __FUNCTION__,
78 tm->tm_sec, tm->tm_min, tm->tm_hour,
79 tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
Stefan Roese754a5e52008-02-19 16:21:49 +010080}
81
Lukasz Majewski7f633d02018-11-22 14:54:33 +010082static void m41t62_set_rtc_buf(const struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010083{
Stefan Roese754a5e52008-02-19 16:21:49 +010084 debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
85 tm->tm_year, tm->tm_mon, tm->tm_mday, tm->tm_wday,
86 tm->tm_hour, tm->tm_min, tm->tm_sec);
87
Stefan Roese754a5e52008-02-19 16:21:49 +010088 /* Merge time-data and register flags into buf[0..7] */
89 buf[M41T62_REG_SSEC] = 0;
90 buf[M41T62_REG_SEC] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020091 bin2bcd(tm->tm_sec) | (buf[M41T62_REG_SEC] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +010092 buf[M41T62_REG_MIN] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020093 bin2bcd(tm->tm_min) | (buf[M41T62_REG_MIN] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +010094 buf[M41T62_REG_HOUR] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020095 bin2bcd(tm->tm_hour) | (buf[M41T62_REG_HOUR] & ~0x3f) ;
Stefan Roese754a5e52008-02-19 16:21:49 +010096 buf[M41T62_REG_WDAY] =
97 (tm->tm_wday & 0x07) | (buf[M41T62_REG_WDAY] & ~0x07);
98 buf[M41T62_REG_DAY] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020099 bin2bcd(tm->tm_mday) | (buf[M41T62_REG_DAY] & ~0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100100 buf[M41T62_REG_MON] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200101 bin2bcd(tm->tm_mon) | (buf[M41T62_REG_MON] & ~0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100102 /* assume 20YY not 19YY */
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200103 buf[M41T62_REG_YEAR] = bin2bcd(tm->tm_year % 100);
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100104}
105
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100106#ifdef CONFIG_DM_RTC
107static int m41t62_rtc_get(struct udevice *dev, struct rtc_time *tm)
108{
109 u8 buf[M41T62_DATETIME_REG_SIZE];
110 int ret;
111
112 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
113 if (ret)
114 return ret;
115
116 m41t62_update_rtc_time(tm, buf);
117
118 return 0;
119}
120
121static int m41t62_rtc_set(struct udevice *dev, const struct rtc_time *tm)
122{
123 u8 buf[M41T62_DATETIME_REG_SIZE];
124 int ret;
125
126 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
127 if (ret)
128 return ret;
129
130 m41t62_set_rtc_buf(tm, buf);
131
132 ret = dm_i2c_write(dev, 0, buf, sizeof(buf));
133 if (ret) {
134 printf("I2C write failed in %s()\n", __func__);
135 return ret;
136 }
137
138 return 0;
139}
140
141static int m41t62_rtc_reset(struct udevice *dev)
142{
143 u8 val;
144
145 /*
146 * M41T82: Make sure HT (Halt Update) bit is cleared.
147 * This bit is 0 in M41T62 so its save to clear it always.
148 */
149
150 int ret = dm_i2c_read(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
151
152 val &= ~M41T80_ALHOUR_HT;
153 ret |= dm_i2c_write(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
154
155 return ret;
156}
157
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100158/*
159 * Make sure HT bit is cleared. This bit is set on entering battery backup
160 * mode, so do this before the first read access.
161 */
162static int m41t62_rtc_probe(struct udevice *dev)
163{
164 return m41t62_rtc_reset(dev);
165}
166
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100167static const struct rtc_ops m41t62_rtc_ops = {
168 .get = m41t62_rtc_get,
169 .set = m41t62_rtc_set,
170 .reset = m41t62_rtc_reset,
171};
172
173static const struct udevice_id m41t62_rtc_ids[] = {
174 { .compatible = "st,m41t62" },
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100175 { .compatible = "st,m41t82" },
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100176 { .compatible = "microcrystal,rv4162" },
177 { }
178};
179
180U_BOOT_DRIVER(rtc_m41t62) = {
181 .name = "rtc-m41t62",
182 .id = UCLASS_RTC,
183 .of_match = m41t62_rtc_ids,
184 .ops = &m41t62_rtc_ops,
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100185 .probe = &m41t62_rtc_probe,
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100186};
187
188#else /* NON DM RTC code - will be removed */
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100189int rtc_get(struct rtc_time *tm)
190{
191 u8 buf[M41T62_DATETIME_REG_SIZE];
192
193 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
194 m41t62_update_rtc_time(tm, buf);
195
196 return 0;
197}
198
199int rtc_set(struct rtc_time *tm)
200{
201 u8 buf[M41T62_DATETIME_REG_SIZE];
202
203 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
204 m41t62_set_rtc_buf(tm, buf);
Stefan Roese754a5e52008-02-19 16:21:49 +0100205
Lukasz Majewski1715e8a2018-11-22 14:54:32 +0100206 if (i2c_write(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf,
207 M41T62_DATETIME_REG_SIZE)) {
Stefan Roese754a5e52008-02-19 16:21:49 +0100208 printf("I2C write failed in %s()\n", __func__);
Jean-Christophe PLAGNIOL-VILLARD97a2e102008-09-01 23:06:23 +0200209 return -1;
210 }
211
212 return 0;
Stefan Roese754a5e52008-02-19 16:21:49 +0100213}
214
215void rtc_reset(void)
216{
Stefan Roesed670fc52012-01-20 11:47:47 +0100217 u8 val;
218
Stefan Roese754a5e52008-02-19 16:21:49 +0100219 /*
Stefan Roesed670fc52012-01-20 11:47:47 +0100220 * M41T82: Make sure HT (Halt Update) bit is cleared.
221 * This bit is 0 in M41T62 so its save to clear it always.
Stefan Roese754a5e52008-02-19 16:21:49 +0100222 */
Stefan Roesed670fc52012-01-20 11:47:47 +0100223 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
224 val &= ~M41T80_ALHOUR_HT;
225 i2c_write(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
Stefan Roese754a5e52008-02-19 16:21:49 +0100226}
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100227#endif /* CONFIG_DM_RTC */