blob: 9d379f2e8993883edbd8e829d713bdc3708dc0df [file] [log] [blame]
developer90af58f2018-11-15 10:08:02 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek High-speed UART driver
4 *
5 * Copyright (C) 2018 MediaTek Inc.
6 * Author: Weijie Gao <weijie.gao@mediatek.com>
7 */
8
9#include <clk.h>
Tom Rinidec7ea02024-05-20 13:35:03 -060010#include <config.h>
developer90af58f2018-11-15 10:08:02 +080011#include <div64.h>
12#include <dm.h>
Christian Marangi83add962024-06-24 23:03:33 +020013#include <dm/device.h>
developer0dc720a2022-09-09 19:59:31 +080014#include <dm/device_compat.h>
developer90af58f2018-11-15 10:08:02 +080015#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
developer90af58f2018-11-15 10:08:02 +080017#include <serial.h>
18#include <watchdog.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
developer90af58f2018-11-15 10:08:02 +080020#include <asm/io.h>
21#include <asm/types.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070022#include <linux/err.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060023#include <linux/printk.h>
developer90af58f2018-11-15 10:08:02 +080024
25struct mtk_serial_regs {
26 u32 rbr;
27 u32 ier;
28 u32 fcr;
29 u32 lcr;
30 u32 mcr;
31 u32 lsr;
32 u32 msr;
developer2c587372025-05-23 17:25:55 +080033 u32 scr;
34 u32 autobaud_en;
developer90af58f2018-11-15 10:08:02 +080035 u32 highspeed;
36 u32 sample_count;
37 u32 sample_point;
developer2c587372025-05-23 17:25:55 +080038 u32 autobaud_reg;
39 u32 ratefix_ad;
40 u32 autobaud_sample;
41 u32 guard;
42 u32 escape_dat;
43 u32 escape_en;
44 u32 sleep_en;
45 u32 dma_en;
46 u32 rxtri_ad;
developer90af58f2018-11-15 10:08:02 +080047 u32 fracdiv_l;
48 u32 fracdiv_m;
developer2c587372025-05-23 17:25:55 +080049 u32 fcr_rd;
developer90af58f2018-11-15 10:08:02 +080050};
51
52#define thr rbr
53#define iir fcr
54#define dll rbr
55#define dlm ier
56
57#define UART_LCR_WLS_8 0x03 /* 8 bit character length */
58#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
59
60#define UART_LSR_DR 0x01 /* Data ready */
61#define UART_LSR_THRE 0x20 /* Xmit holding register empty */
developer67d2b612019-09-25 17:45:17 +080062#define UART_LSR_TEMT 0x40 /* Xmitter empty */
63
64#define UART_MCR_DTR 0x01 /* DTR */
65#define UART_MCR_RTS 0x02 /* RTS */
66
67#define UART_FCR_FIFO_EN 0x01 /* Fifo enable */
68#define UART_FCR_RXSR 0x02 /* Receiver soft reset */
69#define UART_FCR_TXSR 0x04 /* Transmitter soft reset */
70
71#define UART_MCRVAL (UART_MCR_DTR | \
72 UART_MCR_RTS)
73
74/* Clear & enable FIFOs */
75#define UART_FCRVAL (UART_FCR_FIFO_EN | \
76 UART_FCR_RXSR | \
77 UART_FCR_TXSR)
developer90af58f2018-11-15 10:08:02 +080078
79/* the data is correct if the real baud is within 3%. */
80#define BAUD_ALLOW_MAX(baud) ((baud) + (baud) * 3 / 100)
81#define BAUD_ALLOW_MIX(baud) ((baud) - (baud) * 3 / 100)
82
developer0dc720a2022-09-09 19:59:31 +080083/* struct mtk_serial_priv - Structure holding all information used by the
84 * driver
85 * @regs: Register base of the serial port
86 * @clk: The baud clock device
Christian Marangifb438682024-06-24 23:03:32 +020087 * @clk_bus: The bus clock device
developer0dc720a2022-09-09 19:59:31 +080088 * @fixed_clk_rate: Fallback fixed baud clock rate if baud clock
89 * device is not specified
90 * @force_highspeed: Force using high-speed mode
Christian Marangi83add962024-06-24 23:03:33 +020091 * @upstream_highspeed_logic: Apply upstream high-speed logic
developer0dc720a2022-09-09 19:59:31 +080092 */
developer90af58f2018-11-15 10:08:02 +080093struct mtk_serial_priv {
94 struct mtk_serial_regs __iomem *regs;
developer0dc720a2022-09-09 19:59:31 +080095 struct clk clk;
Christian Marangifb438682024-06-24 23:03:32 +020096 struct clk clk_bus;
developer0dc720a2022-09-09 19:59:31 +080097 u32 fixed_clk_rate;
developerdc457732021-03-05 10:35:39 +080098 bool force_highspeed;
Christian Marangi83add962024-06-24 23:03:33 +020099 bool upstream_highspeed_logic;
developer90af58f2018-11-15 10:08:02 +0800100};
101
developer0dc720a2022-09-09 19:59:31 +0800102static void _mtk_serial_setbrg(struct mtk_serial_priv *priv, int baud,
103 uint clk_rate)
developer90af58f2018-11-15 10:08:02 +0800104{
developerdc457732021-03-05 10:35:39 +0800105 u32 quot, realbaud, samplecount = 1;
developer90af58f2018-11-15 10:08:02 +0800106
developerdc457732021-03-05 10:35:39 +0800107 /* Special case for low baud clock */
developer0dc720a2022-09-09 19:59:31 +0800108 if (baud <= 115200 && clk_rate == 12000000) {
developerdc457732021-03-05 10:35:39 +0800109 writel(3, &priv->regs->highspeed);
developer90af58f2018-11-15 10:08:02 +0800110
developer0dc720a2022-09-09 19:59:31 +0800111 quot = DIV_ROUND_CLOSEST(clk_rate, 256 * baud);
developerdc457732021-03-05 10:35:39 +0800112 if (quot == 0)
113 quot = 1;
developer90af58f2018-11-15 10:08:02 +0800114
developer0dc720a2022-09-09 19:59:31 +0800115 samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
developer90af58f2018-11-15 10:08:02 +0800116
developer0dc720a2022-09-09 19:59:31 +0800117 realbaud = clk_rate / samplecount / quot;
developerdc457732021-03-05 10:35:39 +0800118 if (realbaud > BAUD_ALLOW_MAX(baud) ||
119 realbaud < BAUD_ALLOW_MIX(baud)) {
120 pr_info("baud %d can't be handled\n", baud);
developer90af58f2018-11-15 10:08:02 +0800121 }
developerdc457732021-03-05 10:35:39 +0800122
123 goto set_baud;
124 }
125
Christian Marangi83add962024-06-24 23:03:33 +0200126 /*
127 * Upstream linux use highspeed for anything >= 115200 and lowspeed
128 * for < 115200. Simulate this if we are using the upstream compatible.
129 */
130 if (priv->force_highspeed ||
131 (priv->upstream_highspeed_logic && baud >= 115200))
developerdc457732021-03-05 10:35:39 +0800132 goto use_hs3;
133
134 if (baud <= 115200) {
135 writel(0, &priv->regs->highspeed);
developer0dc720a2022-09-09 19:59:31 +0800136 quot = DIV_ROUND_CLOSEST(clk_rate, 16 * baud);
developer90af58f2018-11-15 10:08:02 +0800137 } else if (baud <= 576000) {
138 writel(2, &priv->regs->highspeed);
139
140 /* Set to next lower baudrate supported */
141 if ((baud == 500000) || (baud == 576000))
142 baud = 460800;
developerdc457732021-03-05 10:35:39 +0800143
developer0dc720a2022-09-09 19:59:31 +0800144 quot = DIV_ROUND_UP(clk_rate, 4 * baud);
developer90af58f2018-11-15 10:08:02 +0800145 } else {
developerdc457732021-03-05 10:35:39 +0800146use_hs3:
developer90af58f2018-11-15 10:08:02 +0800147 writel(3, &priv->regs->highspeed);
developerdc457732021-03-05 10:35:39 +0800148
developer0dc720a2022-09-09 19:59:31 +0800149 quot = DIV_ROUND_UP(clk_rate, 256 * baud);
150 samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
developer90af58f2018-11-15 10:08:02 +0800151 }
152
developerdc457732021-03-05 10:35:39 +0800153set_baud:
developer90af58f2018-11-15 10:08:02 +0800154 /* set divisor */
155 writel(UART_LCR_WLS_8 | UART_LCR_DLAB, &priv->regs->lcr);
156 writel(quot & 0xff, &priv->regs->dll);
157 writel((quot >> 8) & 0xff, &priv->regs->dlm);
158 writel(UART_LCR_WLS_8, &priv->regs->lcr);
159
developerdc457732021-03-05 10:35:39 +0800160 /* set highspeed mode sample count & point */
161 writel(samplecount - 1, &priv->regs->sample_count);
162 writel((samplecount - 2) >> 1, &priv->regs->sample_point);
developer90af58f2018-11-15 10:08:02 +0800163}
164
developer77c7c732019-09-25 17:45:18 +0800165static int _mtk_serial_putc(struct mtk_serial_priv *priv, const char ch)
166{
167 if (!(readl(&priv->regs->lsr) & UART_LSR_THRE))
168 return -EAGAIN;
169
170 writel(ch, &priv->regs->thr);
171
172 if (ch == '\n')
Stefan Roese80877fa2022-09-02 14:10:46 +0200173 schedule();
developer77c7c732019-09-25 17:45:18 +0800174
175 return 0;
176}
177
178static int _mtk_serial_getc(struct mtk_serial_priv *priv)
179{
180 if (!(readl(&priv->regs->lsr) & UART_LSR_DR))
181 return -EAGAIN;
182
183 return readl(&priv->regs->rbr);
184}
185
186static int _mtk_serial_pending(struct mtk_serial_priv *priv, bool input)
187{
188 if (input)
189 return (readl(&priv->regs->lsr) & UART_LSR_DR) ? 1 : 0;
190 else
191 return (readl(&priv->regs->lsr) & UART_LSR_THRE) ? 0 : 1;
192}
193
Tom Rini952cc382022-12-04 10:14:13 -0500194#if CONFIG_IS_ENABLED(DM_SERIAL)
developer90af58f2018-11-15 10:08:02 +0800195static int mtk_serial_setbrg(struct udevice *dev, int baudrate)
196{
197 struct mtk_serial_priv *priv = dev_get_priv(dev);
developer0dc720a2022-09-09 19:59:31 +0800198 u32 clk_rate;
developer90af58f2018-11-15 10:08:02 +0800199
developer0dc720a2022-09-09 19:59:31 +0800200 clk_rate = clk_get_rate(&priv->clk);
201 if (IS_ERR_VALUE(clk_rate) || clk_rate == 0)
202 clk_rate = priv->fixed_clk_rate;
203
204 _mtk_serial_setbrg(priv, baudrate, clk_rate);
developer90af58f2018-11-15 10:08:02 +0800205
206 return 0;
207}
208
209static int mtk_serial_putc(struct udevice *dev, const char ch)
210{
211 struct mtk_serial_priv *priv = dev_get_priv(dev);
212
developer77c7c732019-09-25 17:45:18 +0800213 return _mtk_serial_putc(priv, ch);
developer90af58f2018-11-15 10:08:02 +0800214}
215
216static int mtk_serial_getc(struct udevice *dev)
217{
218 struct mtk_serial_priv *priv = dev_get_priv(dev);
219
developer77c7c732019-09-25 17:45:18 +0800220 return _mtk_serial_getc(priv);
developer90af58f2018-11-15 10:08:02 +0800221}
222
223static int mtk_serial_pending(struct udevice *dev, bool input)
224{
225 struct mtk_serial_priv *priv = dev_get_priv(dev);
226
developer77c7c732019-09-25 17:45:18 +0800227 return _mtk_serial_pending(priv, input);
developer90af58f2018-11-15 10:08:02 +0800228}
229
230static int mtk_serial_probe(struct udevice *dev)
231{
232 struct mtk_serial_priv *priv = dev_get_priv(dev);
233
234 /* Disable interrupt */
235 writel(0, &priv->regs->ier);
236
developer67d2b612019-09-25 17:45:17 +0800237 writel(UART_MCRVAL, &priv->regs->mcr);
238 writel(UART_FCRVAL, &priv->regs->fcr);
239
Christian Marangifb438682024-06-24 23:03:32 +0200240 clk_enable(&priv->clk);
241 if (priv->clk_bus.dev)
242 clk_enable(&priv->clk_bus);
243
developer90af58f2018-11-15 10:08:02 +0800244 return 0;
245}
246
Simon Glassaad29ae2020-12-03 16:55:21 -0700247static int mtk_serial_of_to_plat(struct udevice *dev)
developer90af58f2018-11-15 10:08:02 +0800248{
249 struct mtk_serial_priv *priv = dev_get_priv(dev);
250 fdt_addr_t addr;
developer90af58f2018-11-15 10:08:02 +0800251 int err;
252
253 addr = dev_read_addr(dev);
254 if (addr == FDT_ADDR_T_NONE)
255 return -EINVAL;
256
257 priv->regs = map_physmem(addr, 0, MAP_NOCACHE);
258
developer0dc720a2022-09-09 19:59:31 +0800259 err = clk_get_by_index(dev, 0, &priv->clk);
260 if (err) {
261 err = dev_read_u32(dev, "clock-frequency", &priv->fixed_clk_rate);
262 if (err) {
263 dev_err(dev, "baud clock not defined\n");
264 return -EINVAL;
265 }
266 } else {
267 err = clk_get_rate(&priv->clk);
268 if (IS_ERR_VALUE(err)) {
269 dev_err(dev, "invalid baud clock\n");
270 return -EINVAL;
271 }
developer90af58f2018-11-15 10:08:02 +0800272 }
273
Christian Marangifb438682024-06-24 23:03:32 +0200274 clk_get_by_name(dev, "bus", &priv->clk_bus);
275
developerdc457732021-03-05 10:35:39 +0800276 priv->force_highspeed = dev_read_bool(dev, "mediatek,force-highspeed");
Christian Marangi83add962024-06-24 23:03:33 +0200277 priv->upstream_highspeed_logic =
278 device_is_compatible(dev, "mediatek,mt6577-uart");
developerdc457732021-03-05 10:35:39 +0800279
developer90af58f2018-11-15 10:08:02 +0800280 return 0;
281}
282
283static const struct dm_serial_ops mtk_serial_ops = {
284 .putc = mtk_serial_putc,
285 .pending = mtk_serial_pending,
286 .getc = mtk_serial_getc,
287 .setbrg = mtk_serial_setbrg,
288};
289
290static const struct udevice_id mtk_serial_ids[] = {
291 { .compatible = "mediatek,hsuart" },
292 { .compatible = "mediatek,mt6577-uart" },
293 { }
294};
295
296U_BOOT_DRIVER(serial_mtk) = {
297 .name = "serial_mtk",
298 .id = UCLASS_SERIAL,
299 .of_match = mtk_serial_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700300 .of_to_plat = mtk_serial_of_to_plat,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700301 .priv_auto = sizeof(struct mtk_serial_priv),
developer90af58f2018-11-15 10:08:02 +0800302 .probe = mtk_serial_probe,
303 .ops = &mtk_serial_ops,
304 .flags = DM_FLAG_PRE_RELOC,
305};
developer77c7c732019-09-25 17:45:18 +0800306#else
307
308DECLARE_GLOBAL_DATA_PTR;
309
310#define DECLARE_HSUART_PRIV(port) \
311 static struct mtk_serial_priv mtk_hsuart##port = { \
Tom Rinidf6a2152022-11-16 13:10:28 -0500312 .regs = (struct mtk_serial_regs *)CFG_SYS_NS16550_COM##port, \
313 .fixed_clk_rate = CFG_SYS_NS16550_CLK \
developer77c7c732019-09-25 17:45:18 +0800314};
developer90af58f2018-11-15 10:08:02 +0800315
developer77c7c732019-09-25 17:45:18 +0800316#define DECLARE_HSUART_FUNCTIONS(port) \
317 static int mtk_serial##port##_init(void) \
318 { \
319 writel(0, &mtk_hsuart##port.regs->ier); \
320 writel(UART_MCRVAL, &mtk_hsuart##port.regs->mcr); \
321 writel(UART_FCRVAL, &mtk_hsuart##port.regs->fcr); \
developer0dc720a2022-09-09 19:59:31 +0800322 _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
323 mtk_hsuart##port.fixed_clk_rate); \
developer77c7c732019-09-25 17:45:18 +0800324 return 0 ; \
325 } \
326 static void mtk_serial##port##_setbrg(void) \
327 { \
developer0dc720a2022-09-09 19:59:31 +0800328 _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
329 mtk_hsuart##port.fixed_clk_rate); \
developer77c7c732019-09-25 17:45:18 +0800330 } \
331 static int mtk_serial##port##_getc(void) \
332 { \
333 int err; \
334 do { \
335 err = _mtk_serial_getc(&mtk_hsuart##port); \
336 if (err == -EAGAIN) \
Stefan Roese80877fa2022-09-02 14:10:46 +0200337 schedule(); \
developer77c7c732019-09-25 17:45:18 +0800338 } while (err == -EAGAIN); \
339 return err >= 0 ? err : 0; \
340 } \
341 static int mtk_serial##port##_tstc(void) \
342 { \
343 return _mtk_serial_pending(&mtk_hsuart##port, true); \
344 } \
345 static void mtk_serial##port##_putc(const char c) \
346 { \
347 int err; \
348 if (c == '\n') \
349 mtk_serial##port##_putc('\r'); \
350 do { \
351 err = _mtk_serial_putc(&mtk_hsuart##port, c); \
352 } while (err == -EAGAIN); \
353 } \
354 static void mtk_serial##port##_puts(const char *s) \
355 { \
356 while (*s) { \
357 mtk_serial##port##_putc(*s++); \
358 } \
359 }
360
361/* Serial device descriptor */
362#define INIT_HSUART_STRUCTURE(port, __name) { \
363 .name = __name, \
364 .start = mtk_serial##port##_init, \
365 .stop = NULL, \
366 .setbrg = mtk_serial##port##_setbrg, \
367 .getc = mtk_serial##port##_getc, \
368 .tstc = mtk_serial##port##_tstc, \
369 .putc = mtk_serial##port##_putc, \
370 .puts = mtk_serial##port##_puts, \
371}
372
373#define DECLARE_HSUART(port, __name) \
374 DECLARE_HSUART_PRIV(port); \
375 DECLARE_HSUART_FUNCTIONS(port); \
376 struct serial_device mtk_hsuart##port##_device = \
377 INIT_HSUART_STRUCTURE(port, __name);
378
379#if !defined(CONFIG_CONS_INDEX)
380#elif (CONFIG_CONS_INDEX < 1) || (CONFIG_CONS_INDEX > 6)
381#error "Invalid console index value."
382#endif
383
Tom Rinidf6a2152022-11-16 13:10:28 -0500384#if CONFIG_CONS_INDEX == 1 && !defined(CFG_SYS_NS16550_COM1)
developer77c7c732019-09-25 17:45:18 +0800385#error "Console port 1 defined but not configured."
Tom Rinidf6a2152022-11-16 13:10:28 -0500386#elif CONFIG_CONS_INDEX == 2 && !defined(CFG_SYS_NS16550_COM2)
developer77c7c732019-09-25 17:45:18 +0800387#error "Console port 2 defined but not configured."
Tom Rinidf6a2152022-11-16 13:10:28 -0500388#elif CONFIG_CONS_INDEX == 3 && !defined(CFG_SYS_NS16550_COM3)
developer77c7c732019-09-25 17:45:18 +0800389#error "Console port 3 defined but not configured."
Tom Rinidf6a2152022-11-16 13:10:28 -0500390#elif CONFIG_CONS_INDEX == 4 && !defined(CFG_SYS_NS16550_COM4)
developer77c7c732019-09-25 17:45:18 +0800391#error "Console port 4 defined but not configured."
Tom Rinidf6a2152022-11-16 13:10:28 -0500392#elif CONFIG_CONS_INDEX == 5 && !defined(CFG_SYS_NS16550_COM5)
developer77c7c732019-09-25 17:45:18 +0800393#error "Console port 5 defined but not configured."
Tom Rinidf6a2152022-11-16 13:10:28 -0500394#elif CONFIG_CONS_INDEX == 6 && !defined(CFG_SYS_NS16550_COM6)
developer77c7c732019-09-25 17:45:18 +0800395#error "Console port 6 defined but not configured."
396#endif
397
Tom Rinidf6a2152022-11-16 13:10:28 -0500398#if defined(CFG_SYS_NS16550_COM1)
developer77c7c732019-09-25 17:45:18 +0800399DECLARE_HSUART(1, "mtk-hsuart0");
400#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500401#if defined(CFG_SYS_NS16550_COM2)
developer77c7c732019-09-25 17:45:18 +0800402DECLARE_HSUART(2, "mtk-hsuart1");
403#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500404#if defined(CFG_SYS_NS16550_COM3)
developer77c7c732019-09-25 17:45:18 +0800405DECLARE_HSUART(3, "mtk-hsuart2");
406#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500407#if defined(CFG_SYS_NS16550_COM4)
developer77c7c732019-09-25 17:45:18 +0800408DECLARE_HSUART(4, "mtk-hsuart3");
409#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500410#if defined(CFG_SYS_NS16550_COM5)
developer77c7c732019-09-25 17:45:18 +0800411DECLARE_HSUART(5, "mtk-hsuart4");
412#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500413#if defined(CFG_SYS_NS16550_COM6)
developer77c7c732019-09-25 17:45:18 +0800414DECLARE_HSUART(6, "mtk-hsuart5");
415#endif
416
417__weak struct serial_device *default_serial_console(void)
418{
419#if CONFIG_CONS_INDEX == 1
420 return &mtk_hsuart1_device;
421#elif CONFIG_CONS_INDEX == 2
422 return &mtk_hsuart2_device;
423#elif CONFIG_CONS_INDEX == 3
424 return &mtk_hsuart3_device;
425#elif CONFIG_CONS_INDEX == 4
426 return &mtk_hsuart4_device;
427#elif CONFIG_CONS_INDEX == 5
428 return &mtk_hsuart5_device;
429#elif CONFIG_CONS_INDEX == 6
430 return &mtk_hsuart6_device;
431#else
432#error "Bad CONFIG_CONS_INDEX."
433#endif
434}
435
436void mtk_serial_initialize(void)
437{
Tom Rinidf6a2152022-11-16 13:10:28 -0500438#if defined(CFG_SYS_NS16550_COM1)
developer77c7c732019-09-25 17:45:18 +0800439 serial_register(&mtk_hsuart1_device);
440#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500441#if defined(CFG_SYS_NS16550_COM2)
developer77c7c732019-09-25 17:45:18 +0800442 serial_register(&mtk_hsuart2_device);
443#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500444#if defined(CFG_SYS_NS16550_COM3)
developer77c7c732019-09-25 17:45:18 +0800445 serial_register(&mtk_hsuart3_device);
446#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500447#if defined(CFG_SYS_NS16550_COM4)
developer77c7c732019-09-25 17:45:18 +0800448 serial_register(&mtk_hsuart4_device);
449#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500450#if defined(CFG_SYS_NS16550_COM5)
developer77c7c732019-09-25 17:45:18 +0800451 serial_register(&mtk_hsuart5_device);
452#endif
Tom Rinidf6a2152022-11-16 13:10:28 -0500453#if defined(CFG_SYS_NS16550_COM6)
developer77c7c732019-09-25 17:45:18 +0800454 serial_register(&mtk_hsuart6_device);
455#endif
456}
457
458#endif
459
developer90af58f2018-11-15 10:08:02 +0800460#ifdef CONFIG_DEBUG_UART_MTK
461
462#include <debug_uart.h>
463
464static inline void _debug_uart_init(void)
465{
466 struct mtk_serial_priv priv;
467
developer5a83d2b2023-07-19 17:16:07 +0800468 memset(&priv, 0, sizeof(struct mtk_serial_priv));
Pali Rohár8864b352022-05-27 22:15:24 +0200469 priv.regs = (void *) CONFIG_VAL(DEBUG_UART_BASE);
developer0dc720a2022-09-09 19:59:31 +0800470 priv.fixed_clk_rate = CONFIG_DEBUG_UART_CLOCK;
developer90af58f2018-11-15 10:08:02 +0800471
472 writel(0, &priv.regs->ier);
developer67d2b612019-09-25 17:45:17 +0800473 writel(UART_MCRVAL, &priv.regs->mcr);
474 writel(UART_FCRVAL, &priv.regs->fcr);
developer90af58f2018-11-15 10:08:02 +0800475
developer0dc720a2022-09-09 19:59:31 +0800476 _mtk_serial_setbrg(&priv, CONFIG_BAUDRATE, priv.fixed_clk_rate);
developer90af58f2018-11-15 10:08:02 +0800477}
478
479static inline void _debug_uart_putc(int ch)
480{
481 struct mtk_serial_regs __iomem *regs =
Pali Rohár8864b352022-05-27 22:15:24 +0200482 (void *) CONFIG_VAL(DEBUG_UART_BASE);
developer90af58f2018-11-15 10:08:02 +0800483
484 while (!(readl(&regs->lsr) & UART_LSR_THRE))
485 ;
486
487 writel(ch, &regs->thr);
488}
489
490DEBUG_UART_FUNCS
491
Simon Glassd66c5f72020-02-03 07:36:15 -0700492#endif