blob: fc27194a42e99796fea0fc43941046e96f6d13c8 [file] [log] [blame]
Wolfgang Denk97caf672006-03-12 02:12:27 +01001/*
2 * U-boot - io.h IO routines
3 *
4 * Copyright (c) 2005 blackfin.uclinux.org
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef _BLACKFIN_IO_H
26#define _BLACKFIN_IO_H
27
Haiying Wangc123a382007-02-21 16:52:31 +010028static inline void sync(void)
29{
30 __asm__ __volatile__ asm("ssync" : : : "memory");
31}
32
Wolfgang Denk97caf672006-03-12 02:12:27 +010033#ifdef __KERNEL__
34
35#include <linux/config.h>
36
37/* function prototypes for CF support */
38extern void cf_outsw(unsigned short *addr, unsigned short *sect_buf, int words);
39extern void cf_insw(unsigned short *sect_buf, unsigned short *addr, int words);
40extern unsigned char cf_inb(volatile unsigned char *addr);
41extern void cf_outb(unsigned char val, volatile unsigned char* addr);
42
43/*
44 * These are for ISA/PCI shared memory _only_ and should never be used
45 * on any other type of memory, including Zorro memory. They are meant to
46 * access the bus in the bus byte order which is little-endian!.
47 *
48 * readX/writeX() are used to access memory mapped devices. On some
49 * architectures the memory mapped IO stuff needs to be accessed
50 * differently. On the m68k architecture, we just read/write the
51 * memory location directly.
52 */
53
54
55#define readb(addr) ({ unsigned char __v = (*(volatile unsigned char *) (addr));asm("ssync;"); __v; })
56#define readw(addr) ({ unsigned short __v = (*(volatile unsigned short *) (addr)); asm("ssync;");__v; })
57#define readl(addr) ({ unsigned int __v = (*(volatile unsigned int *) (addr));asm("ssync;"); __v; })
58
59#define writeb(b,addr) {((*(volatile unsigned char *) (addr)) = (b)); asm("ssync;");}
60#define writew(b,addr) {((*(volatile unsigned short *) (addr)) = (b)); asm("ssync;");}
61#define writel(b,addr) {((*(volatile unsigned int *) (addr)) = (b)); asm("ssync;");}
62
63#define memset_io(a,b,c) memset((void *)(a),(b),(c))
64#define memcpy_fromio(a,b,c) memcpy((a),(void *)(b),(c))
65#define memcpy_toio(a,b,c) memcpy((void *)(a),(b),(c))
66
67#define inb_p(addr) readb((addr) + BF533_PCIIO_BASE)
68#define inb(addr) cf_inb((volatile unsigned char*)(addr))
69
70#define outb(x,addr) cf_outb((unsigned char)(x), (volatile unsigned char*)(addr))
71#define outb_p(x,addr) outb(x, (addr) + BF533_PCIIO_BASE)
72
73#define inw(addr) readw((addr) + BF533_PCIIO_BASE)
74#define inl(addr) readl((addr) + BF533_PCIIO_BASE)
75
76#define outw(x,addr) writew(x, (addr) + BF533_PCIIO_BASE)
77#define outl(x,addr) writel(x, (addr) + BF533_PCIIO_BASE)
78
79#define insb(port, addr, count) memcpy((void*)addr, (void*)(BF533_PCIIO_BASE + port), count)
80#define insw(port, addr, count) cf_insw((unsigned short*)addr, (unsigned short*)(port), (count))
81#define insl(port, addr, count) memcpy((void*)addr, (void*)(BF533_PCIIO_BASE + port), (4*count))
82
83#define outsb(port,addr,count) memcpy((void*)(BF533_PCIIO_BASE + port), (void*)addr, count)
84#define outsw(port,addr,count) cf_outsw((unsigned short*)(port), (unsigned short*)addr, (count))
85#define outsl(port,addr,count) memcpy((void*)(BF533_PCIIO_BASE + port), (void*)addr, (4*count))
86
87#define IO_SPACE_LIMIT 0xffff
88
89/* Values for nocacheflag and cmode */
90#define IOMAP_FULL_CACHING 0
91#define IOMAP_NOCACHE_SER 1
92#define IOMAP_NOCACHE_NONSER 2
93#define IOMAP_WRITETHROUGH 3
94
95extern void *__ioremap(unsigned long physaddr, unsigned long size,
96 int cacheflag);
97extern void __iounmap(void *addr, unsigned long size);
98
99extern inline void *ioremap(unsigned long physaddr, unsigned long size)
100{
101 return __ioremap(physaddr, size, IOMAP_NOCACHE_SER);
102}
103extern inline void *ioremap_nocache(unsigned long physaddr,
104 unsigned long size)
105{
106 return __ioremap(physaddr, size, IOMAP_NOCACHE_SER);
107}
108extern inline void *ioremap_writethrough(unsigned long physaddr,
109 unsigned long size)
110{
111 return __ioremap(physaddr, size, IOMAP_WRITETHROUGH);
112}
113extern inline void *ioremap_fullcache(unsigned long physaddr,
114 unsigned long size)
115{
116 return __ioremap(physaddr, size, IOMAP_FULL_CACHING);
117}
118
119extern void iounmap(void *addr);
120
121extern void blkfin_inv_cache_all(void);
122#define dma_cache_inv(_start,_size) do { blkfin_inv_cache_all();} while (0)
123#define dma_cache_wback(_start,_size) do { } while (0)
124#define dma_cache_wback_inv(_start,_size) do { blkfin_inv_cache_all();} while (0)
125
126#endif
127#endif