blob: bf8600814690d64818eeab2e1686176f75ae24f6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Macpaul Lin199c6252010-12-21 16:59:46 +08002/*
3 * Faraday FTGMAC100 Ethernet
4 *
5 * (C) Copyright 2009 Faraday Technology
6 * Po-Yu Chuang <ratbert@faraday-tech.com>
7 *
8 * (C) Copyright 2010 Andes Technology
9 * Macpaul Lin <macpaul@andestech.com>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010010 *
11 * Copyright (C) 2018, IBM Corporation.
Macpaul Lin199c6252010-12-21 16:59:46 +080012 */
13
Cédric Le Goater38b33e92018-10-29 07:06:31 +010014#include <dm.h>
15#include <miiphy.h>
Macpaul Lin199c6252010-12-21 16:59:46 +080016#include <net.h>
Cédric Le Goater38b33e92018-10-29 07:06:31 +010017#include <linux/io.h>
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010018#include <linux/iopoll.h>
Macpaul Lin199c6252010-12-21 16:59:46 +080019
20#include "ftgmac100.h"
21
Cédric Le Goater3174dfb2018-10-29 07:06:34 +010022/* Min frame ethernet frame size without FCS */
23#define ETH_ZLEN 60
Macpaul Lin199c6252010-12-21 16:59:46 +080024
Cédric Le Goater3174dfb2018-10-29 07:06:34 +010025/* Receive Buffer Size Register - HW default is 0x640 */
26#define FTGMAC100_RBSR_DEFAULT 0x640
Macpaul Lin199c6252010-12-21 16:59:46 +080027
28/* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
29#define PKTBUFSTX 4 /* must be power of 2 */
30
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010031/* Timeout for a mdio read/write operation */
32#define FTGMAC100_MDIO_TIMEOUT_USEC 10000
33
34/*
35 * MDC clock cycle threshold
36 *
37 * 20us * 100 = 2ms > (1 / 2.5Mhz) * 0x34
38 */
39#define MDC_CYCTHR 0x34
40
Cédric Le Goater38b33e92018-10-29 07:06:31 +010041/**
42 * struct ftgmac100_data - private data for the FTGMAC100 driver
43 *
44 * @iobase: The base address of the hardware registers
45 * @txdes: The array of transmit descriptors
46 * @rxdes: The array of receive descriptors
47 * @tx_index: Transmit descriptor index in @txdes
48 * @rx_index: Receive descriptor index in @rxdes
49 * @phy_addr: The PHY interface address to use
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010050 * @phydev: The PHY device backing the MAC
51 * @bus: The mdio bus
52 * @phy_mode: The mode of the PHY interface (rgmii, rmii, ...)
53 * @max_speed: Maximum speed of Ethernet connection supported by MAC
Cédric Le Goater38b33e92018-10-29 07:06:31 +010054 */
Macpaul Lin199c6252010-12-21 16:59:46 +080055struct ftgmac100_data {
Cédric Le Goater38b33e92018-10-29 07:06:31 +010056 struct ftgmac100 *iobase;
57
Cédric Le Goater3174dfb2018-10-29 07:06:34 +010058 struct ftgmac100_txdes txdes[PKTBUFSTX];
59 struct ftgmac100_rxdes rxdes[PKTBUFSRX];
Macpaul Lin199c6252010-12-21 16:59:46 +080060 int tx_index;
61 int rx_index;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010062
63 u32 phy_addr;
64 struct phy_device *phydev;
65 struct mii_dev *bus;
66 u32 phy_mode;
67 u32 max_speed;
Macpaul Lin199c6252010-12-21 16:59:46 +080068};
69
70/*
71 * struct mii_bus functions
72 */
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010073static int ftgmac100_mdio_read(struct mii_dev *bus, int phy_addr, int dev_addr,
74 int reg_addr)
Macpaul Lin199c6252010-12-21 16:59:46 +080075{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010076 struct ftgmac100_data *priv = bus->priv;
Cédric Le Goater38b33e92018-10-29 07:06:31 +010077 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +080078 int phycr;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010079 int data;
80 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +080081
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010082 phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
83 FTGMAC100_PHYCR_PHYAD(phy_addr) |
84 FTGMAC100_PHYCR_REGAD(reg_addr) |
85 FTGMAC100_PHYCR_MIIRD;
Macpaul Lin199c6252010-12-21 16:59:46 +080086 writel(phycr, &ftgmac100->phycr);
87
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010088 ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
89 !(phycr & FTGMAC100_PHYCR_MIIRD),
90 FTGMAC100_MDIO_TIMEOUT_USEC);
91 if (ret) {
92 pr_err("%s: mdio read failed (phy:%d reg:%x)\n",
93 priv->phydev->dev->name, phy_addr, reg_addr);
94 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +080095 }
96
Cédric Le Goater7f8482a2018-10-29 07:06:33 +010097 data = readl(&ftgmac100->phydata);
98
99 return FTGMAC100_PHYDATA_MIIRDATA(data);
Macpaul Lin199c6252010-12-21 16:59:46 +0800100}
101
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100102static int ftgmac100_mdio_write(struct mii_dev *bus, int phy_addr, int dev_addr,
103 int reg_addr, u16 value)
Macpaul Lin199c6252010-12-21 16:59:46 +0800104{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100105 struct ftgmac100_data *priv = bus->priv;
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100106 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800107 int phycr;
108 int data;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100109 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800110
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100111 phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
112 FTGMAC100_PHYCR_PHYAD(phy_addr) |
113 FTGMAC100_PHYCR_REGAD(reg_addr) |
114 FTGMAC100_PHYCR_MIIWR;
Macpaul Lin199c6252010-12-21 16:59:46 +0800115 data = FTGMAC100_PHYDATA_MIIWDATA(value);
116
117 writel(data, &ftgmac100->phydata);
118 writel(phycr, &ftgmac100->phycr);
119
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100120 ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
121 !(phycr & FTGMAC100_PHYCR_MIIWR),
122 FTGMAC100_MDIO_TIMEOUT_USEC);
123 if (ret) {
124 pr_err("%s: mdio write failed (phy:%d reg:%x)\n",
125 priv->phydev->dev->name, phy_addr, reg_addr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800126 }
127
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100128 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800129}
130
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100131static int ftgmac100_mdio_init(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800132{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100133 struct ftgmac100_data *priv = dev_get_priv(dev);
134 struct mii_dev *bus;
135 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800136
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100137 bus = mdio_alloc();
138 if (!bus)
139 return -ENOMEM;
Macpaul Lin199c6252010-12-21 16:59:46 +0800140
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100141 bus->read = ftgmac100_mdio_read;
142 bus->write = ftgmac100_mdio_write;
143 bus->priv = priv;
Macpaul Lin199c6252010-12-21 16:59:46 +0800144
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100145 ret = mdio_register_seq(bus, dev->seq);
146 if (ret) {
147 free(bus);
148 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800149 }
Macpaul Lin199c6252010-12-21 16:59:46 +0800150
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100151 priv->bus = bus;
Macpaul Lin199c6252010-12-21 16:59:46 +0800152
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100153 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800154}
155
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100156static int ftgmac100_phy_adjust_link(struct ftgmac100_data *priv)
Macpaul Lin199c6252010-12-21 16:59:46 +0800157{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100158 struct ftgmac100 *ftgmac100 = priv->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100159 struct phy_device *phydev = priv->phydev;
160 u32 maccr;
Macpaul Lin199c6252010-12-21 16:59:46 +0800161
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100162 if (!phydev->link) {
163 dev_err(phydev->dev, "No link\n");
164 return -EREMOTEIO;
165 }
Macpaul Lin199c6252010-12-21 16:59:46 +0800166
167 /* read MAC control register and clear related bits */
168 maccr = readl(&ftgmac100->maccr) &
169 ~(FTGMAC100_MACCR_GIGA_MODE |
170 FTGMAC100_MACCR_FAST_MODE |
171 FTGMAC100_MACCR_FULLDUP);
172
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100173 if (phy_interface_is_rgmii(phydev) && phydev->speed == 1000)
Macpaul Lin199c6252010-12-21 16:59:46 +0800174 maccr |= FTGMAC100_MACCR_GIGA_MODE;
Macpaul Lin199c6252010-12-21 16:59:46 +0800175
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100176 if (phydev->speed == 100)
Macpaul Lin199c6252010-12-21 16:59:46 +0800177 maccr |= FTGMAC100_MACCR_FAST_MODE;
Macpaul Lin199c6252010-12-21 16:59:46 +0800178
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100179 if (phydev->duplex)
180 maccr |= FTGMAC100_MACCR_FULLDUP;
Macpaul Lin199c6252010-12-21 16:59:46 +0800181
182 /* update MII config into maccr */
183 writel(maccr, &ftgmac100->maccr);
184
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100185 return 0;
186}
187
188static int ftgmac100_phy_init(struct udevice *dev)
189{
190 struct ftgmac100_data *priv = dev_get_priv(dev);
191 struct phy_device *phydev;
192 int ret;
193
194 phydev = phy_connect(priv->bus, priv->phy_addr, dev, priv->phy_mode);
195 if (!phydev)
196 return -ENODEV;
197
198 phydev->supported &= PHY_GBIT_FEATURES;
199 if (priv->max_speed) {
200 ret = phy_set_supported(phydev, priv->max_speed);
201 if (ret)
202 return ret;
203 }
204 phydev->advertising = phydev->supported;
205 priv->phydev = phydev;
206 phy_config(phydev);
207
208 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800209}
210
211/*
212 * Reset MAC
213 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100214static void ftgmac100_reset(struct ftgmac100_data *priv)
Macpaul Lin199c6252010-12-21 16:59:46 +0800215{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100216 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800217
218 debug("%s()\n", __func__);
219
Cédric Le Goatercef951c2018-10-29 07:06:32 +0100220 setbits_le32(&ftgmac100->maccr, FTGMAC100_MACCR_SW_RST);
Macpaul Lin199c6252010-12-21 16:59:46 +0800221
222 while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
223 ;
224}
225
226/*
227 * Set MAC address
228 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100229static int ftgmac100_set_mac(struct ftgmac100_data *priv,
230 const unsigned char *mac)
Macpaul Lin199c6252010-12-21 16:59:46 +0800231{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100232 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800233 unsigned int maddr = mac[0] << 8 | mac[1];
234 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
235
236 debug("%s(%x %x)\n", __func__, maddr, laddr);
237
238 writel(maddr, &ftgmac100->mac_madr);
239 writel(laddr, &ftgmac100->mac_ladr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800240
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100241 return 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800242}
243
244/*
245 * disable transmitter, receiver
246 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100247static void ftgmac100_stop(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800248{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100249 struct ftgmac100_data *priv = dev_get_priv(dev);
250 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800251
252 debug("%s()\n", __func__);
253
254 writel(0, &ftgmac100->maccr);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100255
256 phy_shutdown(priv->phydev);
Macpaul Lin199c6252010-12-21 16:59:46 +0800257}
258
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100259static int ftgmac100_start(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800260{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100261 struct eth_pdata *plat = dev_get_platdata(dev);
262 struct ftgmac100_data *priv = dev_get_priv(dev);
263 struct ftgmac100 *ftgmac100 = priv->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100264 struct phy_device *phydev = priv->phydev;
Macpaul Lin199c6252010-12-21 16:59:46 +0800265 unsigned int maccr;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100266 ulong start, end;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100267 int ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800268 int i;
269
270 debug("%s()\n", __func__);
271
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100272 ftgmac100_reset(priv);
273
Macpaul Lin199c6252010-12-21 16:59:46 +0800274 /* set the ethernet address */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100275 ftgmac100_set_mac(priv, plat->enetaddr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800276
277 /* disable all interrupts */
278 writel(0, &ftgmac100->ier);
279
280 /* initialize descriptors */
281 priv->tx_index = 0;
282 priv->rx_index = 0;
283
Macpaul Lin199c6252010-12-21 16:59:46 +0800284 for (i = 0; i < PKTBUFSTX; i++) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100285 priv->txdes[i].txdes3 = 0;
286 priv->txdes[i].txdes0 = 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800287 }
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100288 priv->txdes[PKTBUFSTX - 1].txdes0 = FTGMAC100_TXDES0_EDOTR;
289
290 start = (ulong)&priv->txdes[0];
291 end = start + roundup(sizeof(priv->txdes), ARCH_DMA_MINALIGN);
292 flush_dcache_range(start, end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800293
294 for (i = 0; i < PKTBUFSRX; i++) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100295 priv->rxdes[i].rxdes3 = (unsigned int)net_rx_packets[i];
296 priv->rxdes[i].rxdes0 = 0;
Macpaul Lin199c6252010-12-21 16:59:46 +0800297 }
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100298 priv->rxdes[PKTBUFSRX - 1].rxdes0 = FTGMAC100_RXDES0_EDORR;
299
300 start = (ulong)&priv->rxdes[0];
301 end = start + roundup(sizeof(priv->rxdes), ARCH_DMA_MINALIGN);
302 flush_dcache_range(start, end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800303
304 /* transmit ring */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100305 writel((u32)priv->txdes, &ftgmac100->txr_badr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800306
307 /* receive ring */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100308 writel((u32)priv->rxdes, &ftgmac100->rxr_badr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800309
310 /* poll receive descriptor automatically */
311 writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
312
313 /* config receive buffer size register */
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100314 writel(FTGMAC100_RBSR_SIZE(FTGMAC100_RBSR_DEFAULT), &ftgmac100->rbsr);
Macpaul Lin199c6252010-12-21 16:59:46 +0800315
316 /* enable transmitter, receiver */
317 maccr = FTGMAC100_MACCR_TXMAC_EN |
318 FTGMAC100_MACCR_RXMAC_EN |
319 FTGMAC100_MACCR_TXDMA_EN |
320 FTGMAC100_MACCR_RXDMA_EN |
321 FTGMAC100_MACCR_CRC_APD |
322 FTGMAC100_MACCR_FULLDUP |
323 FTGMAC100_MACCR_RX_RUNT |
324 FTGMAC100_MACCR_RX_BROADPKT;
325
326 writel(maccr, &ftgmac100->maccr);
327
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100328 ret = phy_startup(phydev);
329 if (ret) {
330 dev_err(phydev->dev, "Could not start PHY\n");
331 return ret;
332 }
333
334 ret = ftgmac100_phy_adjust_link(priv);
335 if (ret) {
336 dev_err(phydev->dev, "Could not adjust link\n");
337 return ret;
Macpaul Lin199c6252010-12-21 16:59:46 +0800338 }
339
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100340 printf("%s: link up, %d Mbps %s-duplex mac:%pM\n", phydev->dev->name,
341 phydev->speed, phydev->duplex ? "full" : "half", plat->enetaddr);
342
Macpaul Lin199c6252010-12-21 16:59:46 +0800343 return 0;
344}
345
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100346static int ftgmac100_free_pkt(struct udevice *dev, uchar *packet, int length)
347{
348 struct ftgmac100_data *priv = dev_get_priv(dev);
349 struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100350 ulong des_start = (ulong)curr_des;
351 ulong des_end = des_start +
352 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100353
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100354 /* Release buffer to DMA and flush descriptor */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100355 curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100356 flush_dcache_range(des_start, des_end);
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100357
358 /* Move to next descriptor */
359 priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
360
361 return 0;
362}
363
Macpaul Lin199c6252010-12-21 16:59:46 +0800364/*
365 * Get a data block via Ethernet
366 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100367static int ftgmac100_recv(struct udevice *dev, int flags, uchar **packetp)
Macpaul Lin199c6252010-12-21 16:59:46 +0800368{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100369 struct ftgmac100_data *priv = dev_get_priv(dev);
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100370 struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
Macpaul Lin199c6252010-12-21 16:59:46 +0800371 unsigned short rxlen;
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100372 ulong des_start = (ulong)curr_des;
373 ulong des_end = des_start +
374 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
375 ulong data_start = curr_des->rxdes3;
376 ulong data_end;
Macpaul Lin199c6252010-12-21 16:59:46 +0800377
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100378 invalidate_dcache_range(des_start, des_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800379
380 if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100381 return -EAGAIN;
Macpaul Lin199c6252010-12-21 16:59:46 +0800382
383 if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
384 FTGMAC100_RXDES0_CRC_ERR |
385 FTGMAC100_RXDES0_FTL |
386 FTGMAC100_RXDES0_RUNT |
387 FTGMAC100_RXDES0_RX_ODD_NB)) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100388 return -EAGAIN;
Macpaul Lin199c6252010-12-21 16:59:46 +0800389 }
390
391 rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
392
393 debug("%s(): RX buffer %d, %x received\n",
394 __func__, priv->rx_index, rxlen);
395
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100396 /* Invalidate received data */
397 data_end = data_start + roundup(rxlen, ARCH_DMA_MINALIGN);
398 invalidate_dcache_range(data_start, data_end);
399 *packetp = (uchar *)data_start;
Macpaul Lin199c6252010-12-21 16:59:46 +0800400
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100401 return rxlen;
Macpaul Lin199c6252010-12-21 16:59:46 +0800402}
403
404/*
405 * Send a data block via Ethernet
406 */
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100407static int ftgmac100_send(struct udevice *dev, void *packet, int length)
Macpaul Lin199c6252010-12-21 16:59:46 +0800408{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100409 struct ftgmac100_data *priv = dev_get_priv(dev);
410 struct ftgmac100 *ftgmac100 = priv->iobase;
Macpaul Lin199c6252010-12-21 16:59:46 +0800411 struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100412 ulong des_start = (ulong)curr_des;
413 ulong des_end = des_start +
414 roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
415 ulong data_start;
416 ulong data_end;
417
418 invalidate_dcache_range(des_start, des_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800419
420 if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100421 dev_err(dev, "no TX descriptor available\n");
422 return -EPERM;
Macpaul Lin199c6252010-12-21 16:59:46 +0800423 }
424
425 debug("%s(%x, %x)\n", __func__, (int)packet, length);
426
427 length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
428
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100429 curr_des->txdes3 = (unsigned int)packet;
430
431 /* Flush data to be sent */
432 data_start = curr_des->txdes3;
433 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
434 flush_dcache_range(data_start, data_end);
Macpaul Lin199c6252010-12-21 16:59:46 +0800435
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100436 /* Only one segment on TXBUF */
Macpaul Lin199c6252010-12-21 16:59:46 +0800437 curr_des->txdes0 &= FTGMAC100_TXDES0_EDOTR;
438 curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
439 FTGMAC100_TXDES0_LTS |
440 FTGMAC100_TXDES0_TXBUF_SIZE(length) |
441 FTGMAC100_TXDES0_TXDMA_OWN ;
442
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100443 /* Flush modified buffer descriptor */
444 flush_dcache_range(des_start, des_end);
445
446 /* Start transmit */
Macpaul Lin199c6252010-12-21 16:59:46 +0800447 writel(1, &ftgmac100->txpd);
448
Macpaul Lin199c6252010-12-21 16:59:46 +0800449 debug("%s(): packet sent\n", __func__);
450
Cédric Le Goater3174dfb2018-10-29 07:06:34 +0100451 /* Move to next descriptor */
Macpaul Lin199c6252010-12-21 16:59:46 +0800452 priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
453
454 return 0;
455}
456
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100457static int ftgmac100_write_hwaddr(struct udevice *dev)
Macpaul Lin199c6252010-12-21 16:59:46 +0800458{
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100459 struct eth_pdata *pdata = dev_get_platdata(dev);
460 struct ftgmac100_data *priv = dev_get_priv(dev);
Macpaul Lin199c6252010-12-21 16:59:46 +0800461
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100462 return ftgmac100_set_mac(priv, pdata->enetaddr);
463}
Macpaul Lin199c6252010-12-21 16:59:46 +0800464
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100465static int ftgmac100_ofdata_to_platdata(struct udevice *dev)
466{
467 struct eth_pdata *pdata = dev_get_platdata(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100468 const char *phy_mode;
Macpaul Lin199c6252010-12-21 16:59:46 +0800469
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100470 pdata->iobase = devfdt_get_addr(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100471 pdata->phy_interface = -1;
472 phy_mode = dev_read_string(dev, "phy-mode");
473 if (phy_mode)
474 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
475 if (pdata->phy_interface == -1) {
476 dev_err(dev, "Invalid PHY interface '%s'\n", phy_mode);
477 return -EINVAL;
478 }
479
480 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
481
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100482 return 0;
483}
Macpaul Lin199c6252010-12-21 16:59:46 +0800484
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100485static int ftgmac100_probe(struct udevice *dev)
486{
487 struct eth_pdata *pdata = dev_get_platdata(dev);
488 struct ftgmac100_data *priv = dev_get_priv(dev);
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100489 int ret;
Macpaul Linc56c5a32011-09-20 19:54:32 +0000490
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100491 priv->iobase = (struct ftgmac100 *)pdata->iobase;
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100492 priv->phy_mode = pdata->phy_interface;
493 priv->max_speed = pdata->max_speed;
494 priv->phy_addr = 0;
495
496 ret = ftgmac100_mdio_init(dev);
497 if (ret) {
498 dev_err(dev, "Failed to initialize mdiobus: %d\n", ret);
499 goto out;
500 }
501
502 ret = ftgmac100_phy_init(dev);
503 if (ret) {
504 dev_err(dev, "Failed to initialize PHY: %d\n", ret);
505 goto out;
506 }
507
508out:
509 return ret;
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100510}
Macpaul Lin199c6252010-12-21 16:59:46 +0800511
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100512static int ftgmac100_remove(struct udevice *dev)
513{
Cédric Le Goater7f8482a2018-10-29 07:06:33 +0100514 struct ftgmac100_data *priv = dev_get_priv(dev);
515
516 free(priv->phydev);
517 mdio_unregister(priv->bus);
518 mdio_free(priv->bus);
519
Macpaul Lin199c6252010-12-21 16:59:46 +0800520 return 0;
521}
Cédric Le Goater38b33e92018-10-29 07:06:31 +0100522
523static const struct eth_ops ftgmac100_ops = {
524 .start = ftgmac100_start,
525 .send = ftgmac100_send,
526 .recv = ftgmac100_recv,
527 .stop = ftgmac100_stop,
528 .free_pkt = ftgmac100_free_pkt,
529 .write_hwaddr = ftgmac100_write_hwaddr,
530};
531
532static const struct udevice_id ftgmac100_ids[] = {
533 { .compatible = "faraday,ftgmac100" },
534 { }
535};
536
537U_BOOT_DRIVER(ftgmac100) = {
538 .name = "ftgmac100",
539 .id = UCLASS_ETH,
540 .of_match = ftgmac100_ids,
541 .ofdata_to_platdata = ftgmac100_ofdata_to_platdata,
542 .probe = ftgmac100_probe,
543 .remove = ftgmac100_remove,
544 .ops = &ftgmac100_ops,
545 .priv_auto_alloc_size = sizeof(struct ftgmac100_data),
546 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
547 .flags = DM_FLAG_ALLOC_PRIV_DMA,
548};