blob: 2f4bc70f306479f7cd47484df2e8b0eaa369659a [file] [log] [blame]
Andy Fleming71706df2007-04-23 02:54:25 -05001/*
2 * Copyright 2004-2007 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8568mds board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* High Level Configuration Options */
30#define CONFIG_BOOKE 1 /* BOOKE */
Andy Flemingee0e9172007-08-14 00:14:25 -050031#define CONFIG_E500 1 /* BOOKE e500 family */
Andy Fleming71706df2007-04-23 02:54:25 -050032#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
33#define CONFIG_MPC8568 1 /* MPC8568 specific */
34#define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
35
Haiying Wangf06709f2007-11-14 15:52:06 -050036#define CONFIG_PCI 1 /* Enable PCI/PCIE */
37#define CONFIG_PCI1 1 /* PCI controller */
38#define CONFIG_PCIE1 1 /* PCIE controller */
39#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Andy Fleming71706df2007-04-23 02:54:25 -050040#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Fleming088e82c2007-08-15 20:03:34 -050041#define CONFIG_QE /* Enable QE */
Andy Fleming71706df2007-04-23 02:54:25 -050042#define CONFIG_ENV_OVERWRITE
43#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
44#define CONFIG_DDR_DLL /* possible DLL fix needed */
45/*#define CONFIG_DDR_2T_TIMING Sets the 2T timing bit */
46
47/*#define CONFIG_DDR_ECC*/ /* only for ECC DDR module */
Andy Flemingee0e9172007-08-14 00:14:25 -050048/*#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER*/ /* DDR controller or DMA? */
Andy Fleming71706df2007-04-23 02:54:25 -050049#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
50
51
52/*
53 * When initializing flash, if we cannot find the manufacturer ID,
54 * assume this is the AMD flash associated with the MDS board.
55 * This allows booting from a promjet.
56 */
57#define CONFIG_ASSUME_AMD_FLASH
58
59#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
60
61#ifndef __ASSEMBLY__
62extern unsigned long get_clock_freq(void);
63#endif /*Replace a call to get_clock_freq (after it is implemented)*/
64#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
65
66/*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
Haiying Wang6b9f1942007-08-23 15:20:54 -040069#define CONFIG_L2_CACHE /* toggle L2 cache */
70#define CONFIG_BTB /* toggle branch predition */
71#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
Andy Fleming71706df2007-04-23 02:54:25 -050072
73/*
74 * Only possible on E500 Version 2 or newer cores.
75 */
76#define CONFIG_ENABLE_36BIT_PHYS 1
77
78
79#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
80
81#undef CFG_DRAM_TEST /* memory test, takes time */
82#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
83#define CFG_MEMTEST_END 0x00400000
84
85/*
86 * Base addresses -- Note these are effective addresses where the
87 * actual resources get mapped (not physical addresses)
88 */
89#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
90#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
91#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
92
Haiying Wangf06709f2007-11-14 15:52:06 -050093#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
94#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
95
Andy Fleming71706df2007-04-23 02:54:25 -050096/*
97 * DDR Setup
98 */
99#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
100#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
101
102#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
103
104/*
105 * Make sure required options are set
106 */
107#ifndef CONFIG_SPD_EEPROM
108#error ("CONFIG_SPD_EEPROM is required")
109#endif
110
111#undef CONFIG_CLOCKS_IN_MHZ
112
113
114/*
115 * Local Bus Definitions
116 */
117
118/*
119 * FLASH on the Local Bus
120 * Two banks, 8M each, using the CFI driver.
121 * Boot from BR0/OR0 bank at 0xff00_0000
122 * Alternate BR1/OR1 bank at 0xff80_0000
123 *
124 * BR0, BR1:
125 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
126 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
127 * Port Size = 16 bits = BRx[19:20] = 10
128 * Use GPCM = BRx[24:26] = 000
129 * Valid = BRx[31] = 1
130 *
131 * 0 4 8 12 16 20 24 28
132 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
133 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
134 *
135 * OR0, OR1:
136 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
137 * Reserved ORx[17:18] = 11, confusion here?
138 * CSNT = ORx[20] = 1
139 * ACS = half cycle delay = ORx[21:22] = 11
140 * SCY = 6 = ORx[24:27] = 0110
141 * TRLX = use relaxed timing = ORx[29] = 1
142 * EAD = use external address latch delay = OR[31] = 1
143 *
144 * 0 4 8 12 16 20 24 28
145 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
146 */
147#define CFG_BCSR_BASE 0xf8000000
148
149#define CFG_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
150
151/*Chip select 0 - Flash*/
152#define CFG_BR0_PRELIM 0xfe001001
153#define CFG_OR0_PRELIM 0xfe006ff7
154
155/*Chip slelect 1 - BCSR*/
156#define CFG_BR1_PRELIM 0xf8000801
157#define CFG_OR1_PRELIM 0xffffe9f7
158
Wolfgang Denk58c495b2007-05-05 18:23:11 +0200159/*#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE} */
Andy Fleming71706df2007-04-23 02:54:25 -0500160#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
161#define CFG_MAX_FLASH_SECT 512 /* sectors per device */
162#undef CFG_FLASH_CHECKSUM
163#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
164#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
165
166#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
167
168#define CFG_FLASH_CFI_DRIVER
169#define CFG_FLASH_CFI
170#define CFG_FLASH_EMPTY_INFO
171
172
173/*
174 * SDRAM on the LocalBus
175 */
176#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
177#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
178
179
180/*Chip select 2 - SDRAM*/
181#define CFG_BR2_PRELIM 0xf0001861
182#define CFG_OR2_PRELIM 0xfc006901
183
184#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
185#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
186#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
187#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
188
189/*
190 * LSDMR masks
191 */
192#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
193#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
194#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
195#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
196#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
197#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
198#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
199#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
200#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
201#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
202
203#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
204#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
205#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
206#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
207#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
208#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
209#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
210#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
211
212/*
213 * Common settings for all Local Bus SDRAM commands.
214 * At run time, either BSMA1516 (for CPU 1.1)
215 * or BSMA1617 (for CPU 1.0) (old)
216 * is OR'ed in too.
217 */
218#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
219 | CFG_LBC_LSDMR_PRETOACT7 \
220 | CFG_LBC_LSDMR_ACTTORW7 \
221 | CFG_LBC_LSDMR_BL8 \
222 | CFG_LBC_LSDMR_WRC4 \
223 | CFG_LBC_LSDMR_CL3 \
224 | CFG_LBC_LSDMR_RFEN \
225 )
226
227/*
228 * The bcsr registers are connected to CS3 on MDS.
229 * The new memory map places bcsr at 0xf8000000.
230 *
231 * For BR3, need:
232 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
233 * port-size = 8-bits = BR[19:20] = 01
234 * no parity checking = BR[21:22] = 00
235 * GPMC for MSEL = BR[24:26] = 000
236 * Valid = BR[31] = 1
237 *
238 * 0 4 8 12 16 20 24 28
239 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
240 *
241 * For OR3, need:
242 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
243 * disable buffer ctrl OR[19] = 0
244 * CSNT OR[20] = 1
245 * ACS OR[21:22] = 11
246 * XACS OR[23] = 1
247 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
248 * SETA OR[28] = 0
249 * TRLX OR[29] = 1
250 * EHTR OR[30] = 1
251 * EAD extra time OR[31] = 1
252 *
253 * 0 4 8 12 16 20 24 28
254 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
255 */
256#define CFG_BCSR (0xf8000000)
257
258/*Chip slelect 4 - PIB*/
259#define CFG_BR4_PRELIM 0xf8008801
260#define CFG_OR4_PRELIM 0xffffe9f7
261
262/*Chip select 5 - PIB*/
263#define CFG_BR5_PRELIM 0xf8010801
264#define CFG_OR5_PRELIM 0xffff69f7
265
266#define CONFIG_L1_INIT_RAM
267#define CFG_INIT_RAM_LOCK 1
268#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
269#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
270
271#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
272#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
273#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
274
275#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
276#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
277
278/* Serial Port */
279#define CONFIG_CONS_INDEX 1
280#undef CONFIG_SERIAL_SOFTWARE_FIFO
281#define CFG_NS16550
282#define CFG_NS16550_SERIAL
283#define CFG_NS16550_REG_SIZE 1
284#define CFG_NS16550_CLK get_bus_freq(0)
285
286#define CFG_BAUDRATE_TABLE \
287 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
288
289#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
290#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
291
292/* Use the HUSH parser*/
293#define CFG_HUSH_PARSER
294#ifdef CFG_HUSH_PARSER
295#define CFG_PROMPT_HUSH_PS2 "> "
296#endif
297
298/* pass open firmware flat tree */
Kumar Galaa839a0f2007-11-29 01:06:19 -0600299#define CONFIG_OF_LIBFDT 1
300#define CONFIG_OF_BOARD_SETUP 1
301#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Andy Fleming71706df2007-04-23 02:54:25 -0500302
303/*
304 * I2C
305 */
306#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
307#define CONFIG_HARD_I2C /* I2C with hardware support*/
308#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Haiying Wangc4fc8832007-06-19 14:18:34 -0400309#define CONFIG_I2C_MULTI_BUS
310#define CONFIG_I2C_CMD_TREE
Andy Fleming71706df2007-04-23 02:54:25 -0500311#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
Haiying Wangc4fc8832007-06-19 14:18:34 -0400312#define CFG_I2C_EEPROM_ADDR 0x52
Andy Fleming71706df2007-04-23 02:54:25 -0500313#define CFG_I2C_SLAVE 0x7F
Andy Flemingee0e9172007-08-14 00:14:25 -0500314#define CFG_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
Andy Fleming71706df2007-04-23 02:54:25 -0500315#define CFG_I2C_OFFSET 0x3000
Haiying Wangc4fc8832007-06-19 14:18:34 -0400316#define CFG_I2C2_OFFSET 0x3100
Andy Fleming71706df2007-04-23 02:54:25 -0500317
318/*
319 * General PCI
320 * Memory Addresses are mapped 1-1. I/O is mapped from 0
321 */
322#define CFG_PCI1_MEM_BASE 0x80000000
323#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
Haiying Wangc4fc8832007-06-19 14:18:34 -0400324#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming71706df2007-04-23 02:54:25 -0500325#define CFG_PCI1_IO_BASE 0x00000000
326#define CFG_PCI1_IO_PHYS 0xe2000000
327#define CFG_PCI1_IO_SIZE 0x00800000 /* 8M */
328
Haiying Wangf06709f2007-11-14 15:52:06 -0500329#define CFG_PCIE1_MEM_BASE 0xa0000000
330#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
331#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
332#define CFG_PCIE1_IO_BASE 0x00000000
333#define CFG_PCIE1_IO_PHYS 0xe2800000
334#define CFG_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming71706df2007-04-23 02:54:25 -0500335
336#define CFG_SRIO_MEM_BASE 0xc0000000
337
Andy Flemingee0e9172007-08-14 00:14:25 -0500338#ifdef CONFIG_QE
339/*
340 * QE UEC ethernet configuration
341 */
342#define CONFIG_UEC_ETH
343#ifndef CONFIG_TSEC_ENET
Andy Fleming088e82c2007-08-15 20:03:34 -0500344#define CONFIG_ETHPRIME "FSL UEC0"
Andy Flemingee0e9172007-08-14 00:14:25 -0500345#endif
346#define CONFIG_PHY_MODE_NEED_CHANGE
347#define CONFIG_eTSEC_MDIO_BUS
348
349#ifdef CONFIG_eTSEC_MDIO_BUS
350#define CONFIG_MIIM_ADDRESS 0xE0024520
351#endif
352
353#define CONFIG_UEC_ETH1 /* GETH1 */
354
355#ifdef CONFIG_UEC_ETH1
356#define CFG_UEC1_UCC_NUM 0 /* UCC1 */
357#define CFG_UEC1_RX_CLK QE_CLK_NONE
358#define CFG_UEC1_TX_CLK QE_CLK16
359#define CFG_UEC1_ETH_TYPE GIGA_ETH
360#define CFG_UEC1_PHY_ADDR 7
361#define CFG_UEC1_INTERFACE_MODE ENET_1000_GMII
362#endif
363
364#define CONFIG_UEC_ETH2 /* GETH2 */
365
366#ifdef CONFIG_UEC_ETH2
367#define CFG_UEC2_UCC_NUM 1 /* UCC2 */
368#define CFG_UEC2_RX_CLK QE_CLK_NONE
369#define CFG_UEC2_TX_CLK QE_CLK16
370#define CFG_UEC2_ETH_TYPE GIGA_ETH
371#define CFG_UEC2_PHY_ADDR 1
372#define CFG_UEC2_INTERFACE_MODE ENET_1000_GMII
373#endif
374#endif /* CONFIG_QE */
375
Haiying Wang593ac162007-11-19 10:02:13 -0500376#if defined(CONFIG_PCI)
377
378#define CONFIG_NET_MULTI
379#define CONFIG_PCI_PNP /* do pci plug-and-play */
380
Andy Fleming71706df2007-04-23 02:54:25 -0500381#undef CONFIG_EEPRO100
382#undef CONFIG_TULIP
383
384#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
385#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
386
Haiying Wangf06709f2007-11-14 15:52:06 -0500387/* PCI view of System Memory */
388#define CFG_PCI_MEMORY_BUS 0x00000000
389#define CFG_PCI_MEMORY_PHYS 0x00000000
390#define CFG_PCI_MEMORY_SIZE 0x80000000
391
Andy Fleming71706df2007-04-23 02:54:25 -0500392#endif /* CONFIG_PCI */
393
Andy Fleming71706df2007-04-23 02:54:25 -0500394#ifndef CONFIG_NET_MULTI
395#define CONFIG_NET_MULTI 1
396#endif
397
Andy Flemingee0e9172007-08-14 00:14:25 -0500398#if defined(CONFIG_TSEC_ENET)
399
Andy Fleming71706df2007-04-23 02:54:25 -0500400#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500401#define CONFIG_TSEC1 1
402#define CONFIG_TSEC1_NAME "eTSEC0"
403#define CONFIG_TSEC2 1
404#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming71706df2007-04-23 02:54:25 -0500405
406#define TSEC1_PHY_ADDR 2
407#define TSEC2_PHY_ADDR 3
408
409#define TSEC1_PHYIDX 0
410#define TSEC2_PHYIDX 0
411
Andy Fleming09b88df2007-08-15 20:03:25 -0500412#define TSEC1_FLAGS TSEC_GIGABIT
413#define TSEC2_FLAGS TSEC_GIGABIT
414
Andy Fleming088e82c2007-08-15 20:03:34 -0500415/* Options are: eTSEC[0-1] */
Andy Fleming71706df2007-04-23 02:54:25 -0500416#define CONFIG_ETHPRIME "eTSEC0"
417
418#endif /* CONFIG_TSEC_ENET */
419
420/*
421 * Environment
422 */
423#define CFG_ENV_IS_IN_FLASH 1
424#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
425#define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
426#define CFG_ENV_SIZE 0x2000
427
428#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
429#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
430
Jon Loeligere63319f2007-06-13 13:22:08 -0500431
432/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500433 * BOOTP options
434 */
435#define CONFIG_BOOTP_BOOTFILESIZE
436#define CONFIG_BOOTP_BOOTPATH
437#define CONFIG_BOOTP_GATEWAY
438#define CONFIG_BOOTP_HOSTNAME
439
440
441/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500442 * Command line configuration.
443 */
444#include <config_cmd_default.h>
445
446#define CONFIG_CMD_PING
447#define CONFIG_CMD_I2C
448#define CONFIG_CMD_MII
449
Andy Fleming71706df2007-04-23 02:54:25 -0500450#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500451 #define CONFIG_CMD_PCI
Andy Fleming71706df2007-04-23 02:54:25 -0500452#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500453
Andy Fleming71706df2007-04-23 02:54:25 -0500454
455#undef CONFIG_WATCHDOG /* watchdog disabled */
456
457/*
458 * Miscellaneous configurable options
459 */
460#define CFG_LONGHELP /* undef to save memory */
461#define CFG_LOAD_ADDR 0x2000000 /* default load address */
462#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere63319f2007-06-13 13:22:08 -0500463#if defined(CONFIG_CMD_KGDB)
Andy Fleming71706df2007-04-23 02:54:25 -0500464#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
465#else
466#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
467#endif
468#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
469#define CFG_MAXARGS 16 /* max number of command args */
470#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
471#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
472
473/*
474 * For booting Linux, the board info and command line data
475 * have to be in the first 8 MB of memory, since this is
476 * the maximum mapped by the Linux kernel during initialization.
477 */
478#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
479
480/* Cache Configuration */
481#define CFG_DCACHE_SIZE 32768
482#define CFG_CACHELINE_SIZE 32
Jon Loeligere63319f2007-06-13 13:22:08 -0500483#if defined(CONFIG_CMD_KGDB)
Andy Fleming71706df2007-04-23 02:54:25 -0500484#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
485#endif
486
487/*
488 * Internal Definitions
489 *
490 * Boot Flags
491 */
492#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
493#define BOOTFLAG_WARM 0x02 /* Software reboot */
494
Jon Loeligere63319f2007-06-13 13:22:08 -0500495#if defined(CONFIG_CMD_KGDB)
Andy Fleming71706df2007-04-23 02:54:25 -0500496#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
497#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
498#endif
499
500/*
501 * Environment Configuration
502 */
503
504/* The mac addresses for all ethernet interface */
Andy Flemingee0e9172007-08-14 00:14:25 -0500505#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
506#define CONFIG_HAS_ETH0
Andy Fleming71706df2007-04-23 02:54:25 -0500507#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
508#define CONFIG_HAS_ETH1
509#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
510#define CONFIG_HAS_ETH2
511#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Flemingee0e9172007-08-14 00:14:25 -0500512#define CONFIG_HAS_ETH3
513#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Andy Fleming71706df2007-04-23 02:54:25 -0500514#endif
515
516#define CONFIG_IPADDR 192.168.1.253
517
518#define CONFIG_HOSTNAME unknown
519#define CONFIG_ROOTPATH /nfsroot
520#define CONFIG_BOOTFILE your.uImage
521
522#define CONFIG_SERVERIP 192.168.1.1
523#define CONFIG_GATEWAYIP 192.168.1.1
524#define CONFIG_NETMASK 255.255.255.0
525
526#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
527
528#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
529#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
530
531#define CONFIG_BAUDRATE 115200
532
533#define CONFIG_EXTRA_ENV_SETTINGS \
534 "netdev=eth0\0" \
535 "consoledev=ttyS0\0" \
536 "ramdiskaddr=600000\0" \
537 "ramdiskfile=your.ramdisk.u-boot\0" \
538 "fdtaddr=400000\0" \
539 "fdtfile=your.fdt.dtb\0" \
540 "nfsargs=setenv bootargs root=/dev/nfs rw " \
541 "nfsroot=$serverip:$rootpath " \
542 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
543 "console=$consoledev,$baudrate $othbootargs\0" \
544 "ramargs=setenv bootargs root=/dev/ram rw " \
545 "console=$consoledev,$baudrate $othbootargs\0" \
546
547
548#define CONFIG_NFSBOOTCOMMAND \
549 "run nfsargs;" \
550 "tftp $loadaddr $bootfile;" \
551 "tftp $fdtaddr $fdtfile;" \
552 "bootm $loadaddr - $fdtaddr"
553
554
555#define CONFIG_RAMBOOTCOMMAND \
556 "run ramargs;" \
557 "tftp $ramdiskaddr $ramdiskfile;" \
558 "tftp $loadaddr $bootfile;" \
559 "bootm $loadaddr $ramdiskaddr"
560
561#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
562
563#endif /* __CONFIG_H */