Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2010-2013 Freescale Semiconductor, Inc. |
| 4 | * Copyright (C) 2014 Bachmann electronic GmbH |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CONFIG_H |
| 8 | #define __CONFIG_H |
| 9 | |
| 10 | #include "mx6_common.h" |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 11 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 12 | /* Size of malloc() pool */ |
| 13 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) |
| 14 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 15 | /* UART Configs */ |
| 16 | #define CONFIG_MXC_UART |
| 17 | #define CONFIG_MXC_UART_BASE UART1_BASE |
| 18 | |
| 19 | /* SF Configs */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 20 | |
| 21 | /* IO expander */ |
| 22 | #define CONFIG_PCA953X |
| 23 | #define CONFIG_SYS_I2C_PCA953X_ADDR 0x20 |
| 24 | #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} } |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 25 | |
| 26 | /* I2C Configs */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 27 | #define CONFIG_SYS_I2C |
| 28 | #define CONFIG_SYS_I2C_MXC |
Albert ARIBAUD \\(3ADEV\\) | eb94387 | 2015-09-21 22:43:38 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 30 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
York Sun | f1a5216 | 2015-03-20 10:20:40 -0700 | [diff] [blame] | 31 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_I2C_SPEED 100000 |
| 33 | |
| 34 | /* OCOTP Configs */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 35 | #define CONFIG_IMX_OTP |
| 36 | #define IMX_OTP_BASE OCOTP_BASE_ADDR |
| 37 | #define IMX_OTP_ADDR_MAX 0x7F |
| 38 | #define IMX_OTP_DATA_ERROR_VAL 0xBADABADA |
| 39 | #define IMX_OTPWRITE_ENABLED |
| 40 | |
| 41 | /* MMC Configs */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 |
| 43 | #define CONFIG_SYS_FSL_USDHC_NUM 2 |
| 44 | |
Christian Gmeiner | b2a03fd | 2014-11-10 14:35:48 +0100 | [diff] [blame] | 45 | /* USB Configs */ |
Christian Gmeiner | b2a03fd | 2014-11-10 14:35:48 +0100 | [diff] [blame] | 46 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) |
| 47 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
| 48 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 49 | /* |
| 50 | * SATA Configs |
| 51 | */ |
| 52 | #ifdef CONFIG_CMD_SATA |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 |
| 54 | #define CONFIG_DWC_AHSATA_PORT_ID 0 |
| 55 | #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR |
| 56 | #define CONFIG_LBA48 |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 57 | #endif |
| 58 | |
Christian Gmeiner | d8e33c4 | 2015-01-19 17:26:48 +0100 | [diff] [blame] | 59 | /* SPL */ |
| 60 | #ifdef CONFIG_SPL |
| 61 | #include "imx6_spl.h" |
Christian Gmeiner | d8e33c4 | 2015-01-19 17:26:48 +0100 | [diff] [blame] | 62 | #endif |
| 63 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 64 | #define CONFIG_FEC_MXC |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 65 | #define IMX_FEC_BASE ENET_BASE_ADDR |
| 66 | #define CONFIG_FEC_XCV_TYPE MII100 |
| 67 | #define CONFIG_ETHPRIME "FEC" |
| 68 | #define CONFIG_FEC_MXC_PHYADDR 0x5 |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 69 | #define CONFIG_PHY_SMSC |
| 70 | |
Christian Gmeiner | f2a7399 | 2015-02-11 15:20:25 +0100 | [diff] [blame] | 71 | #ifndef CONFIG_SPL |
Christian Gmeiner | f2a7399 | 2015-02-11 15:20:25 +0100 | [diff] [blame] | 72 | #define CONFIG_ENV_EEPROM_IS_ON_I2C |
| 73 | #define CONFIG_SYS_I2C_EEPROM_BUS 1 |
| 74 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 75 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 76 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
Christian Gmeiner | f2a7399 | 2015-02-11 15:20:25 +0100 | [diff] [blame] | 77 | #endif |
| 78 | |
Christian Gmeiner | 2f1d241 | 2017-06-08 09:37:26 +0200 | [diff] [blame] | 79 | /* Thermal support */ |
| 80 | #define CONFIG_IMX_THERMAL |
| 81 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 82 | /* Physical Memory Map */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 83 | #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 84 | |
| 85 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM |
| 86 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR |
| 87 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
| 88 | |
| 89 | #define CONFIG_SYS_INIT_SP_OFFSET \ |
| 90 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
| 91 | #define CONFIG_SYS_INIT_SP_ADDR \ |
| 92 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) |
| 93 | |
Peter Robinson | 4b67150 | 2015-05-22 17:30:45 +0100 | [diff] [blame] | 94 | /* Environment organization */ |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 95 | #define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */ |
| 96 | #define CONFIG_ENV_OFFSET (1024 * 1024) |
| 97 | /* M25P16 has an erase size of 64 KiB */ |
| 98 | #define CONFIG_ENV_SECT_SIZE (64 * 1024) |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 99 | |
Christian Gmeiner | 5ad7c16 | 2014-10-02 13:33:46 +0200 | [diff] [blame] | 100 | #define CONFIG_BOOTP_SERVERIP |
| 101 | #define CONFIG_BOOTP_BOOTFILE |
| 102 | |
| 103 | #endif /* __CONFIG_H */ |