blob: 0996b87c0fc88fbe19cfffc74975b13a079901bd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
3 * (C) Copyright 2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7#include <common.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07008#include <fdt_support.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01009#include <ioports.h>
10#include <mpc83xx.h>
11#include <asm/mpc8349_pci.h>
12#include <i2c.h>
Ben Warren81362c12008-01-16 22:37:42 -050013#include <spi.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010014#include <miiphy.h>
York Sunf0626592013-09-30 09:22:09 -070015#ifdef CONFIG_SYS_FSL_DDR2
16#include <fsl_ddr_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070017#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010018#include <spd_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070019#endif
Jon Loeligerde9737d2008-03-04 10:03:03 -060020
Kim Phillips3204c7c2007-12-20 15:57:28 -060021#if defined(CONFIG_OF_LIBFDT)
Masahiro Yamada75f82d02018-03-05 01:20:11 +090022#include <linux/libfdt.h>
Kim Phillips774e1b52006-11-01 00:10:40 -060023#endif
24
Simon Glass39f90ba2017-03-31 08:40:25 -060025DECLARE_GLOBAL_DATA_PTR;
26
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010027int fixed_sdram(void);
28void sdram_init(void);
29
Peter Tyser62e73982009-05-22 17:23:24 -050030#if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010031void ddr_enable_ecc(unsigned int dram_size);
32#endif
33
34int board_early_init_f (void)
35{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036 volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010037
38 /* Enable flash write */
39 bcsr[1] &= ~0x01;
40
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
Kumar Gala4c7efd82006-04-20 13:45:32 -050042 /* Use USB PHY on SYS board */
43 bcsr[5] |= 0x02;
44#endif
45
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010046 return 0;
47}
48
49#define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
50
Simon Glassd35f3382017-04-06 12:47:05 -060051int dram_init(void)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010052{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
York Sunc3c301e2011-08-26 11:32:45 -070054 phys_size_t msize = 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010055
56 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060057 return -ENXIO;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010058
59 /* DDR SDRAM - Main SODIMM */
Mario Sixc9f92772019-01-21 09:18:15 +010060 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010061#if defined(CONFIG_SPD_EEPROM)
York Sunf0626592013-09-30 09:22:09 -070062#ifndef CONFIG_SYS_FSL_DDR2
York Sunc3c301e2011-08-26 11:32:45 -070063 msize = spd_sdram() * 1024 * 1024;
64#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
65 ddr_enable_ecc(msize);
66#endif
67#else
68 msize = fsl_ddr_sdram();
69#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010070#else
York Sunc3c301e2011-08-26 11:32:45 -070071 msize = fixed_sdram() * 1024 * 1024;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010072#endif
73 /*
74 * Initialize SDRAM if it is on local bus.
75 */
76 sdram_init();
77
Simon Glass39f90ba2017-03-31 08:40:25 -060078 /* set total bus SDRAM size(bytes) -- DDR */
79 gd->ram_size = msize;
80
81 return 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010082}
83
84#if !defined(CONFIG_SPD_EEPROM)
85/*************************************************************************
86 * fixed sdram init -- doesn't use serial presence detect.
87 ************************************************************************/
88int fixed_sdram(void)
89{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Joe Hershberger5ade3902011-10-11 23:57:31 -050091 u32 msize = CONFIG_SYS_DDR_SIZE;
92 u32 ddr_size = msize << 20; /* DDR size in bytes */
93 u32 ddr_size_log2 = __ilog2(ddr_size);
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010094
Mario Six805cac12019-01-21 09:18:16 +010095 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010096 im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#if (CONFIG_SYS_DDR_SIZE != 256)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010099#warning Currenly any ddr size other than 256 is not supported
100#endif
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800101#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102 im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
103 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
104 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
105 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
106 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
107 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
108 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
109 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
110 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
111 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
112 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
113 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800114#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500115
Mario Six805cac12019-01-21 09:18:16 +0100116#if ((CONFIG_SYS_SDRAM_BASE & 0x00FFFFFF) != 0)
Joe Hershberger5ade3902011-10-11 23:57:31 -0500117#warning Chip select bounds is only configurable in 16MB increments
118#endif
119 im->ddr.csbnds[2].csbnds =
Mario Six805cac12019-01-21 09:18:16 +0100120 ((CONFIG_SYS_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
121 (((CONFIG_SYS_SDRAM_BASE + ddr_size - 1) >>
Joe Hershberger5ade3902011-10-11 23:57:31 -0500122 CSBNDS_EA_SHIFT) & CSBNDS_EA);
123 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100124
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200125 /* currently we use only one CS, so disable the other banks */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100126 im->ddr.cs_config[0] = 0;
127 im->ddr.cs_config[1] = 0;
128 im->ddr.cs_config[3] = 0;
129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
131 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200132
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100133 im->ddr.sdram_cfg =
134 SDRAM_CFG_SREN
135#if defined(CONFIG_DDR_2T_TIMING)
136 | SDRAM_CFG_2T_EN
137#endif
138 | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100139#if defined (CONFIG_DDR_32BIT)
140 /* for 32-bit mode burst length is 8 */
141 im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
142#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800146#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100147 udelay(200);
148
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100149 /* enable DDR controller */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100150 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100151 return msize;
152}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#endif/*!CONFIG_SYS_SPD_EEPROM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100154
155
156int checkboard (void)
157{
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700158 /*
159 * Warning: do not read the BCSR registers here
160 *
161 * There is a timing bug in the 8349E and 8349EA BCSR code
162 * version 1.2 (read from BCSR 11) that will cause the CFI
163 * flash initialization code to overwrite BCSR 0, disabling
164 * the serial ports and gigabit ethernet
165 */
166
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100167 puts("Board: Freescale MPC8349EMDS\n");
168 return 0;
169}
170
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100171/*
172 * if MPC8349EMDS is soldered with SDRAM
173 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#if defined(CONFIG_SYS_BR2_PRELIM) \
175 && defined(CONFIG_SYS_OR2_PRELIM) \
176 && defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
177 && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100178/*
179 * Initialize SDRAM memory on the Local Bus.
180 */
181
182void sdram_init(void)
183{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500185 volatile fsl_lbc_t *lbc = &immap->im_lbc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Mario Sixdc003002019-01-21 09:18:17 +0100187 const u32 lsdmr_common = LSDMR_RFEN | LSDMR_BSMA1516 | LSDMR_RFCR8 |
188 LSDMR_PRETOACT6 | LSDMR_ACTTORW3 | LSDMR_BL8 |
189 LSDMR_WRC3 | LSDMR_CL3;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100190 /*
191 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
192 */
193
194 /* setup mtrpt, lsrt and lbcr for LB bus */
Mario Sixdc003002019-01-21 09:18:17 +0100195 lbc->lbcr = 0x00000000;
196 /* LB refresh timer prescal, 266MHz/32 */
197 lbc->mrtpr = 0x20000000;
198 /* LB sdram refresh timer, about 6us */
199 lbc->lsrt = 0x32000000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100200 asm("sync");
201
202 /*
203 * Configure the SDRAM controller Machine Mode Register.
204 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100205
Mario Sixdc003002019-01-21 09:18:17 +0100206 /* 0x40636733; normal operation */
207 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
208
209 /* 0x68636733; precharge all the banks */
210 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100211 asm("sync");
212 *sdram_addr = 0xff;
213 udelay(100);
214
Mario Sixdc003002019-01-21 09:18:17 +0100215 /* 0x48636733; auto refresh */
216 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100217 asm("sync");
218 /*1 times*/
219 *sdram_addr = 0xff;
220 udelay(100);
221 /*2 times*/
222 *sdram_addr = 0xff;
223 udelay(100);
224 /*3 times*/
225 *sdram_addr = 0xff;
226 udelay(100);
227 /*4 times*/
228 *sdram_addr = 0xff;
229 udelay(100);
230 /*5 times*/
231 *sdram_addr = 0xff;
232 udelay(100);
233 /*6 times*/
234 *sdram_addr = 0xff;
235 udelay(100);
236 /*7 times*/
237 *sdram_addr = 0xff;
238 udelay(100);
239 /*8 times*/
240 *sdram_addr = 0xff;
241 udelay(100);
242
243 /* 0x58636733; mode register write operation */
Mario Sixdc003002019-01-21 09:18:17 +0100244 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100245 asm("sync");
246 *sdram_addr = 0xff;
247 udelay(100);
248
Mario Sixdc003002019-01-21 09:18:17 +0100249 /* 0x40636733; normal operation */
250 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100251 asm("sync");
252 *sdram_addr = 0xff;
253 udelay(100);
254}
255#else
256void sdram_init(void)
257{
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100258}
259#endif
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +0100260
Ben Warren81362c12008-01-16 22:37:42 -0500261/*
262 * The following are used to control the SPI chip selects for the SPI command.
263 */
Ben Warren20582da2008-06-08 23:28:33 -0700264#ifdef CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500265
266#define SPI_CS_MASK 0x80000000
267
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200268int spi_cs_is_valid(unsigned int bus, unsigned int cs)
269{
270 return bus == 0 && cs == 0;
271}
272
273void spi_cs_activate(struct spi_slave *slave)
Ben Warren81362c12008-01-16 22:37:42 -0500274{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500276
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200277 iopd->dat &= ~SPI_CS_MASK;
Ben Warren81362c12008-01-16 22:37:42 -0500278}
279
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200280void spi_cs_deactivate(struct spi_slave *slave)
281{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500283
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200284 iopd->dat |= SPI_CS_MASK;
285}
Jagan Teki5931fbb2018-11-24 14:31:12 +0530286#endif
Ben Warren81362c12008-01-16 22:37:42 -0500287
Kim Phillips21416812007-08-15 22:30:33 -0500288#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600289int ft_board_setup(void *blob, bd_t *bd)
Kim Phillips774e1b52006-11-01 00:10:40 -0600290{
Kim Phillips21416812007-08-15 22:30:33 -0500291 ft_cpu_setup(blob, bd);
292#ifdef CONFIG_PCI
293 ft_pci_setup(blob, bd);
294#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600295
296 return 0;
Kim Phillips774e1b52006-11-01 00:10:40 -0600297}
298#endif