blob: 83d0c3fd81167da8799cfd223e1974a24404088b [file] [log] [blame]
Steve Sakoman9bb65b52010-07-15 13:43:10 -07001/*
2 * (C) Copyright 2010
3 * Texas Instruments Incorporated, <www.ti.com>
4 *
5 * Balaji Krishnamoorthy <balajitk@ti.com>
6 * Aneesh V <aneesh@ti.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
Aneesh V4a03e972011-09-08 11:06:06 -040026#ifndef _PANDA_MUX_DATA_H_
27#define _PANDA_MUX_DATA_H_
Steve Sakoman9bb65b52010-07-15 13:43:10 -070028
Steve Sakoman9bb65b52010-07-15 13:43:10 -070029#include <asm/arch/mux_omap4.h>
30
Aneesh Vf908b632011-07-21 09:10:01 -040031const struct pad_conf_entry core_padconf_array_non_essential[] = {
Steve Sakoman9bb65b52010-07-15 13:43:10 -070032 {GPMC_AD8, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M3)}, /* gpio_32 */
33 {GPMC_AD9, (PTU | IEN | M3)}, /* gpio_33 */
34 {GPMC_AD10, (PTU | IEN | M3)}, /* gpio_34 */
35 {GPMC_AD11, (PTU | IEN | M3)}, /* gpio_35 */
36 {GPMC_AD12, (PTU | IEN | M3)}, /* gpio_36 */
37 {GPMC_AD13, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_37 */
38 {GPMC_AD14, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_38 */
39 {GPMC_AD15, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_39 */
40 {GPMC_A16, (M3)}, /* gpio_40 */
41 {GPMC_A17, (PTD | M3)}, /* gpio_41 */
42 {GPMC_A18, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row6 */
43 {GPMC_A19, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row7 */
44 {GPMC_A20, (IEN | M3)}, /* gpio_44 */
45 {GPMC_A21, (M3)}, /* gpio_45 */
Aneesh V4a03e972011-09-08 11:06:06 -040046 {GPMC_A22, (M3)}, /* gpio_46 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -070047 {GPMC_A23, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col7 */
48 {GPMC_A24, (PTD | M3)}, /* gpio_48 */
49 {GPMC_A25, (PTD | M3)}, /* gpio_49 */
50 {GPMC_NCS0, (M3)}, /* gpio_50 */
51 {GPMC_NCS1, (IEN | M3)}, /* gpio_51 */
52 {GPMC_NCS2, (IEN | M3)}, /* gpio_52 */
53 {GPMC_NCS3, (IEN | M3)}, /* gpio_53 */
54 {GPMC_NWP, (M3)}, /* gpio_54 */
55 {GPMC_CLK, (PTD | M3)}, /* gpio_55 */
56 {GPMC_NADV_ALE, (M3)}, /* gpio_56 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -070057 {GPMC_NBE0_CLE, (M3)}, /* gpio_59 */
58 {GPMC_NBE1, (PTD | M3)}, /* gpio_60 */
59 {GPMC_WAIT0, (PTU | IEN | M3)}, /* gpio_61 */
Aneesh V4a03e972011-09-08 11:06:06 -040060 {GPMC_WAIT1, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_62 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -070061 {C2C_DATA11, (PTD | M3)}, /* gpio_100 */
Aneesh V4a03e972011-09-08 11:06:06 -040062 {C2C_DATA12, (PTU | IEN | M3)}, /* gpio_101 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -070063 {C2C_DATA13, (PTD | M3)}, /* gpio_102 */
64 {C2C_DATA14, (M1)}, /* dsi2_te0 */
65 {C2C_DATA15, (PTD | M3)}, /* gpio_104 */
66 {HDMI_HPD, (M0)}, /* hdmi_hpd */
67 {HDMI_CEC, (M0)}, /* hdmi_cec */
68 {HDMI_DDC_SCL, (PTU | M0)}, /* hdmi_ddc_scl */
69 {HDMI_DDC_SDA, (PTU | IEN | M0)}, /* hdmi_ddc_sda */
70 {CSI21_DX0, (IEN | M0)}, /* csi21_dx0 */
71 {CSI21_DY0, (IEN | M0)}, /* csi21_dy0 */
72 {CSI21_DX1, (IEN | M0)}, /* csi21_dx1 */
73 {CSI21_DY1, (IEN | M0)}, /* csi21_dy1 */
74 {CSI21_DX2, (IEN | M0)}, /* csi21_dx2 */
75 {CSI21_DY2, (IEN | M0)}, /* csi21_dy2 */
76 {CSI21_DX3, (PTD | M7)}, /* csi21_dx3 */
77 {CSI21_DY3, (PTD | M7)}, /* csi21_dy3 */
78 {CSI21_DX4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)}, /* csi21_dx4 */
79 {CSI21_DY4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)}, /* csi21_dy4 */
80 {CSI22_DX0, (IEN | M0)}, /* csi22_dx0 */
81 {CSI22_DY0, (IEN | M0)}, /* csi22_dy0 */
82 {CSI22_DX1, (IEN | M0)}, /* csi22_dx1 */
83 {CSI22_DY1, (IEN | M0)}, /* csi22_dy1 */
84 {CAM_SHUTTER, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* cam_shutter */
85 {CAM_STROBE, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* cam_strobe */
86 {CAM_GLOBALRESET, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_83 */
Aneesh Vf908b632011-07-21 09:10:01 -040087 {USBB1_ULPITLL_CLK, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_cawake */
88 {USBB1_ULPITLL_STP, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_cadata */
89 {USBB1_ULPITLL_DIR, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_caflag */
90 {USBB1_ULPITLL_NXT, (OFF_EN | M1)}, /* hsi1_acready */
91 {USBB1_ULPITLL_DAT0, (OFF_EN | M1)}, /* hsi1_acwake */
92 {USBB1_ULPITLL_DAT1, (OFF_EN | M1)}, /* hsi1_acdata */
93 {USBB1_ULPITLL_DAT2, (OFF_EN | M1)}, /* hsi1_acflag */
94 {USBB1_ULPITLL_DAT3, (IEN | OFF_EN | OFF_IN | M1)}, /* hsi1_caready */
Steve Sakoman9bb65b52010-07-15 13:43:10 -070095 {USBB1_ULPITLL_DAT4, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat4 */
96 {USBB1_ULPITLL_DAT5, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat5 */
97 {USBB1_ULPITLL_DAT6, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat6 */
98 {USBB1_ULPITLL_DAT7, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)}, /* usbb1_ulpiphy_dat7 */
99 {USBB1_HSIC_DATA, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usbb1_hsic_data */
100 {USBB1_HSIC_STROBE, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usbb1_hsic_strobe */
101 {USBC1_ICUSB_DP, (IEN | M0)}, /* usbc1_icusb_dp */
102 {USBC1_ICUSB_DM, (IEN | M0)}, /* usbc1_icusb_dm */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700103 {ABE_MCBSP2_DR, (IEN | OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp2_dr */
104 {ABE_MCBSP2_DX, (OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp2_dx */
105 {ABE_MCBSP2_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp2_fsx */
Aneesh V4a03e972011-09-08 11:06:06 -0400106 {ABE_MCBSP1_CLKX, (IEN | M0)}, /* abe_mcbsp1_clkx */
107 {ABE_MCBSP1_DR, (IEN | M0)}, /* abe_mcbsp1_dr */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700108 {ABE_MCBSP1_DX, (OFF_EN | OFF_OUT_PTD | M0)}, /* abe_mcbsp1_dx */
109 {ABE_MCBSP1_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp1_fsx */
110 {ABE_PDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_ul_data */
111 {ABE_PDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_dl_data */
112 {ABE_PDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_frame */
113 {ABE_PDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_pdm_lb_clk */
114 {ABE_CLKS, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_clks */
115 {ABE_DMIC_CLK1, (M0)}, /* abe_dmic_clk1 */
116 {ABE_DMIC_DIN1, (IEN | M0)}, /* abe_dmic_din1 */
Aneesh V4a03e972011-09-08 11:06:06 -0400117 {ABE_DMIC_DIN2, (PTU | IEN | M3)}, /* gpio_121 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700118 {ABE_DMIC_DIN3, (IEN | M0)}, /* abe_dmic_din3 */
119 {UART2_CTS, (PTU | IEN | M0)}, /* uart2_cts */
120 {UART2_RTS, (M0)}, /* uart2_rts */
121 {UART2_RX, (PTU | IEN | M0)}, /* uart2_rx */
122 {UART2_TX, (M0)}, /* uart2_tx */
123 {HDQ_SIO, (M3)}, /* gpio_127 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700124 {MCSPI1_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_clk */
125 {MCSPI1_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_somi */
126 {MCSPI1_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_simo */
127 {MCSPI1_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi1_cs0 */
128 {MCSPI1_CS1, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M3)}, /* mcspi1_cs1 */
129 {MCSPI1_CS2, (PTU | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_139 */
130 {MCSPI1_CS3, (PTU | IEN | M3)}, /* gpio_140 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700131 {SDMMC5_CLK, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M0)}, /* sdmmc5_clk */
132 {SDMMC5_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_cmd */
133 {SDMMC5_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat0 */
134 {SDMMC5_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat1 */
135 {SDMMC5_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat2 */
136 {SDMMC5_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc5_dat3 */
137 {MCSPI4_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_clk */
138 {MCSPI4_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_simo */
139 {MCSPI4_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_somi */
140 {MCSPI4_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* mcspi4_cs0 */
141 {UART4_RX, (IEN | M0)}, /* uart4_rx */
142 {UART4_TX, (M0)}, /* uart4_tx */
Aneesh V4a03e972011-09-08 11:06:06 -0400143 {USBB2_ULPITLL_CLK, (IEN | M3)}, /* gpio_157 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700144 {USBB2_ULPITLL_STP, (IEN | M5)}, /* dispc2_data23 */
145 {USBB2_ULPITLL_DIR, (IEN | M5)}, /* dispc2_data22 */
146 {USBB2_ULPITLL_NXT, (IEN | M5)}, /* dispc2_data21 */
147 {USBB2_ULPITLL_DAT0, (IEN | M5)}, /* dispc2_data20 */
148 {USBB2_ULPITLL_DAT1, (IEN | M5)}, /* dispc2_data19 */
149 {USBB2_ULPITLL_DAT2, (IEN | M5)}, /* dispc2_data18 */
150 {USBB2_ULPITLL_DAT3, (IEN | M5)}, /* dispc2_data15 */
151 {USBB2_ULPITLL_DAT4, (IEN | M5)}, /* dispc2_data14 */
152 {USBB2_ULPITLL_DAT5, (IEN | M5)}, /* dispc2_data13 */
153 {USBB2_ULPITLL_DAT6, (IEN | M5)}, /* dispc2_data12 */
154 {USBB2_ULPITLL_DAT7, (IEN | M5)}, /* dispc2_data11 */
155 {USBB2_HSIC_DATA, (PTD | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_169 */
156 {USBB2_HSIC_STROBE, (PTD | OFF_EN | OFF_OUT_PTU | M3)}, /* gpio_170 */
Aneesh V4a03e972011-09-08 11:06:06 -0400157 {UNIPRO_TX0, (PTD | IEN | M3)}, /* gpio_171 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700158 {UNIPRO_TY0, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col1 */
159 {UNIPRO_TX1, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col2 */
160 {UNIPRO_TY1, (OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_col3 */
Aneesh V4a03e972011-09-08 11:06:06 -0400161 {UNIPRO_TX2, (PTU | IEN | M3)}, /* gpio_0 */
162 {UNIPRO_TY2, (PTU | IEN | M3)}, /* gpio_1 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700163 {UNIPRO_RX0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row0 */
164 {UNIPRO_RY0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row1 */
165 {UNIPRO_RX1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row2 */
166 {UNIPRO_RY1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row3 */
167 {UNIPRO_RX2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row4 */
168 {UNIPRO_RY2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* kpd_row5 */
169 {USBA0_OTG_CE, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M0)}, /* usba0_otg_ce */
170 {USBA0_OTG_DP, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usba0_otg_dp */
171 {USBA0_OTG_DM, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* usba0_otg_dm */
172 {FREF_CLK1_OUT, (M0)}, /* fref_clk1_out */
Aneesh V4a03e972011-09-08 11:06:06 -0400173 {FREF_CLK2_OUT, (PTU | IEN | M3)}, /* gpio_182 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700174 {SYS_NIRQ1, (PTU | IEN | M0)}, /* sys_nirq1 */
Aneesh V4a03e972011-09-08 11:06:06 -0400175 {SYS_NIRQ2, (PTU | IEN | M0)}, /* sys_nirq2 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700176 {SYS_BOOT0, (PTU | IEN | M3)}, /* gpio_184 */
177 {SYS_BOOT1, (M3)}, /* gpio_185 */
178 {SYS_BOOT2, (PTD | IEN | M3)}, /* gpio_186 */
Aneesh V4a03e972011-09-08 11:06:06 -0400179 {SYS_BOOT3, (M3)}, /* gpio_187 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700180 {SYS_BOOT4, (M3)}, /* gpio_188 */
181 {SYS_BOOT5, (PTD | IEN | M3)}, /* gpio_189 */
182 {DPM_EMU0, (IEN | M0)}, /* dpm_emu0 */
183 {DPM_EMU1, (IEN | M0)}, /* dpm_emu1 */
184 {DPM_EMU2, (IEN | M0)}, /* dpm_emu2 */
185 {DPM_EMU3, (IEN | M5)}, /* dispc2_data10 */
186 {DPM_EMU4, (IEN | M5)}, /* dispc2_data9 */
187 {DPM_EMU5, (IEN | M5)}, /* dispc2_data16 */
188 {DPM_EMU6, (IEN | M5)}, /* dispc2_data17 */
189 {DPM_EMU7, (IEN | M5)}, /* dispc2_hsync */
190 {DPM_EMU8, (IEN | M5)}, /* dispc2_pclk */
191 {DPM_EMU9, (IEN | M5)}, /* dispc2_vsync */
192 {DPM_EMU10, (IEN | M5)}, /* dispc2_de */
193 {DPM_EMU11, (IEN | M5)}, /* dispc2_data8 */
194 {DPM_EMU12, (IEN | M5)}, /* dispc2_data7 */
195 {DPM_EMU13, (IEN | M5)}, /* dispc2_data6 */
196 {DPM_EMU14, (IEN | M5)}, /* dispc2_data5 */
197 {DPM_EMU15, (IEN | M5)}, /* dispc2_data4 */
198 {DPM_EMU16, (M3)}, /* gpio_27 */
199 {DPM_EMU17, (IEN | M5)}, /* dispc2_data2 */
200 {DPM_EMU18, (IEN | M5)}, /* dispc2_data1 */
201 {DPM_EMU19, (IEN | M5)}, /* dispc2_data0 */
202};
203
Ricardo Salveti de Araujo242a92c2011-09-21 10:17:31 +0000204const struct pad_conf_entry core_padconf_array_non_essential_4430[] = {
205 {ABE_MCBSP2_CLKX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* abe_mcbsp2_clkx */
206};
207
208const struct pad_conf_entry core_padconf_array_non_essential_4460[] = {
209 {ABE_MCBSP2_CLKX, (PTU | OFF_EN | OFF_OUT_PTU | M3)}, /* led status_1 */
210};
211
Aneesh Vf908b632011-07-21 09:10:01 -0400212const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700213 {PAD0_SIM_IO, (IEN | M0)}, /* sim_io */
214 {PAD1_SIM_CLK, (M0)}, /* sim_clk */
215 {PAD0_SIM_RESET, (M0)}, /* sim_reset */
216 {PAD1_SIM_CD, (PTU | IEN | M0)}, /* sim_cd */
217 {PAD0_SIM_PWRCTRL, (M0)}, /* sim_pwrctrl */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700218 {PAD1_FREF_XTAL_IN, (M0)}, /* # */
219 {PAD0_FREF_SLICER_IN, (M0)}, /* fref_slicer_in */
220 {PAD1_FREF_CLK_IOREQ, (M0)}, /* fref_clk_ioreq */
221 {PAD0_FREF_CLK0_OUT, (M2)}, /* sys_drm_msecure */
Aneesh V4a03e972011-09-08 11:06:06 -0400222 {PAD1_FREF_CLK3_REQ, M7}, /* safe mode */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700223 {PAD0_FREF_CLK3_OUT, (M0)}, /* fref_clk3_out */
Aneesh V4a03e972011-09-08 11:06:06 -0400224 {PAD0_FREF_CLK4_OUT, (PTU | M3)}, /* led status_2 */
Steve Sakoman9bb65b52010-07-15 13:43:10 -0700225 {PAD0_SYS_NRESPWRON, (M0)}, /* sys_nrespwron */
226 {PAD1_SYS_NRESWARM, (M0)}, /* sys_nreswarm */
227 {PAD0_SYS_PWR_REQ, (PTU | M0)}, /* sys_pwr_req */
228 {PAD1_SYS_PWRON_RESET, (M3)}, /* gpio_wk29 */
229 {PAD0_SYS_BOOT6, (IEN | M3)}, /* gpio_wk9 */
230 {PAD1_SYS_BOOT7, (IEN | M3)}, /* gpio_wk10 */
231};
232
Ricardo Salveti de Araujo242a92c2011-09-21 10:17:31 +0000233const struct pad_conf_entry wkup_padconf_array_non_essential_4430[] = {
234 {PAD1_FREF_CLK4_REQ, (PTU | M3)}, /* led status_1 */
235};
236
Aneesh V4a03e972011-09-08 11:06:06 -0400237#endif /* _PANDA_MUX_DATA_H_ */