blob: 32af6206056b05890ce7c4f6ab1bc23bcf8feec6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00002/*
Sylvain Lemieuxeb48e2b2015-07-27 13:37:35 -04003 * Copyright (C) 2011-2015 by Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00004 */
5
6#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -07007#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06009#include <net.h>
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020010#include <netdev.h>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000011#include <asm/arch/cpu.h>
12#include <asm/arch/clk.h>
13#include <asm/arch/wdt.h>
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020014#include <asm/arch/sys_proto.h>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000015#include <asm/io.h>
16
17static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
18static struct wdt_regs *wdt = (struct wdt_regs *)WDT_BASE;
19
20void reset_cpu(ulong addr)
21{
22 /* Enable watchdog clock */
23 setbits_le32(&clk->timclk_ctrl, CLK_TIMCLK_WATCHDOG);
24
Sylvain Lemieuxeb48e2b2015-07-27 13:37:35 -040025 /* To be compatible with the original U-Boot code:
26 * addr: - 0: perform hard reset.
27 * - !=0: perform a soft reset; i.e. "RESOUT_N" not asserted). */
28 if (addr == 0) {
29 /* Reset pulse length is 13005 peripheral clock frames */
30 writel(13000, &wdt->pulse);
31
32 /* Force WDOG_RESET2 and RESOUT_N signal active */
33 writel(WDTIM_MCTRL_RESFRC2 | WDTIM_MCTRL_RESFRC1
34 | WDTIM_MCTRL_M_RES2, &wdt->mctrl);
35 } else {
36 /* Force match output active */
37 writel(0x01, &wdt->emr);
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000038
Sylvain Lemieuxeb48e2b2015-07-27 13:37:35 -040039 /* Internal reset on match output (no pulse on "RESOUT_N") */
40 writel(WDTIM_MCTRL_M_RES1, &wdt->mctrl);
41 }
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000042
43 while (1)
44 /* NOP */;
45}
46
47#if defined(CONFIG_ARCH_CPU_INIT)
48int arch_cpu_init(void)
49{
50 /*
Bin Meng75574052016-02-05 19:30:11 -080051 * It might be necessary to flush data cache, if U-Boot is loaded
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000052 * from kickstart bootloader, e.g. from S1L loader
53 */
54 flush_dcache_all();
55
56 return 0;
57}
58#else
59#error "You have to select CONFIG_ARCH_CPU_INIT"
60#endif
61
62#if defined(CONFIG_DISPLAY_CPUINFO)
63int print_cpuinfo(void)
64{
65 printf("CPU: NXP LPC32XX\n");
66 printf("CPU clock: %uMHz\n", get_hclk_pll_rate() / 1000000);
67 printf("AHB bus clock: %uMHz\n", get_hclk_clk_rate() / 1000000);
68 printf("Peripheral clock: %uMHz\n", get_periph_clk_rate() / 1000000);
69
70 return 0;
71}
72#endif
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020073
74#ifdef CONFIG_LPC32XX_ETH
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090075int cpu_eth_init(struct bd_info *bis)
Albert ARIBAUD \(3ADEV\)391e1632015-03-31 11:40:43 +020076{
77 lpc32xx_eth_initialize(bis);
78 return 0;
79}
80#endif