blob: ba3331f0a47cce0f474ebe01c4d37f67a1e98ed9 [file] [log] [blame]
Wang Huanf0ce7d62014-09-05 13:52:44 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanf0ce7d62014-09-05 13:52:44 +080010#define CONFIG_LS102XA
11
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080012#define CONFIG_ARMV7_PSCI
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080013#define CONFIG_ARMV7_PSCI_1_0
Chen-Yu Tsaid95d6022016-07-05 21:45:05 +080014#define CONFIG_ARMV7_PSCI_NR_CPUS CONFIG_MAX_CPUS
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080015
Gong Qianyu52de2e52015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huanf0ce7d62014-09-05 13:52:44 +080017
18#define CONFIG_DISPLAY_CPUINFO
19#define CONFIG_DISPLAY_BOARDINFO
20
21#define CONFIG_SKIP_LOWLEVEL_INIT
22#define CONFIG_BOARD_EARLY_INIT_F
23
tang yuantian57296e72014-12-17 12:58:05 +080024#define CONFIG_DEEP_SLEEP
25#if defined(CONFIG_DEEP_SLEEP)
26#define CONFIG_SILENT_CONSOLE
27#endif
28
Wang Huanf0ce7d62014-09-05 13:52:44 +080029/*
30 * Size of malloc() pool
31 */
32#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
33
34#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
35#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
36
37/*
38 * Generic Timer Definitions
39 */
40#define GENERIC_TIMER_CLK 12500000
41
42#ifndef __ASSEMBLY__
43unsigned long get_board_sys_clk(void);
44unsigned long get_board_ddr_clk(void);
45#endif
46
Alison Wang34de5e42016-02-02 15:16:23 +080047#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wang2145a372014-12-09 17:38:02 +080048#define CONFIG_SYS_CLK_FREQ 100000000
49#define CONFIG_DDR_CLK_FREQ 100000000
50#define CONFIG_QIXIS_I2C_ACCESS
51#else
Wang Huanf0ce7d62014-09-05 13:52:44 +080052#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
53#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wang2145a372014-12-09 17:38:02 +080054#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080055
Alison Wang9da51782014-12-03 15:00:47 +080056#ifdef CONFIG_RAMBOOT_PBL
57#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
58#endif
59
60#ifdef CONFIG_SD_BOOT
Alison Wang34de5e42016-02-02 15:16:23 +080061#ifdef CONFIG_SD_BOOT_QSPI
62#define CONFIG_SYS_FSL_PBL_RCW \
63 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
64#else
65#define CONFIG_SYS_FSL_PBL_RCW \
66 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
67#endif
Alison Wang9da51782014-12-03 15:00:47 +080068#define CONFIG_SPL_FRAMEWORK
69#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
70#define CONFIG_SPL_LIBCOMMON_SUPPORT
71#define CONFIG_SPL_LIBGENERIC_SUPPORT
72#define CONFIG_SPL_ENV_SUPPORT
73#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
74#define CONFIG_SPL_I2C_SUPPORT
75#define CONFIG_SPL_WATCHDOG_SUPPORT
76#define CONFIG_SPL_SERIAL_SUPPORT
77#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
78#define CONFIG_SPL_MMC_SUPPORT
79#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
Alison Wang8af4c5a2015-10-30 22:45:38 +080080#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600
Alison Wang9da51782014-12-03 15:00:47 +080081
82#define CONFIG_SPL_TEXT_BASE 0x10000000
83#define CONFIG_SPL_MAX_SIZE 0x1a000
84#define CONFIG_SPL_STACK 0x1001d000
85#define CONFIG_SPL_PAD_TO 0x1c000
86#define CONFIG_SYS_TEXT_BASE 0x82000000
87
tang yuantian57296e72014-12-17 12:58:05 +080088#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
89 CONFIG_SYS_MONITOR_LEN)
Alison Wang9da51782014-12-03 15:00:47 +080090#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
91#define CONFIG_SPL_BSS_START_ADDR 0x80100000
92#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang8af4c5a2015-10-30 22:45:38 +080093#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang9da51782014-12-03 15:00:47 +080094#endif
95
Alison Wang2145a372014-12-09 17:38:02 +080096#ifdef CONFIG_QSPI_BOOT
97#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang34de5e42016-02-02 15:16:23 +080098#endif
99
100#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wang2145a372014-12-09 17:38:02 +0800101#define CONFIG_SYS_NO_FLASH
102#endif
103
Alison Wangab98bb52014-12-09 17:38:14 +0800104#ifdef CONFIG_NAND_BOOT
105#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
106#define CONFIG_SPL_FRAMEWORK
107#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
108#define CONFIG_SPL_LIBCOMMON_SUPPORT
109#define CONFIG_SPL_LIBGENERIC_SUPPORT
110#define CONFIG_SPL_ENV_SUPPORT
111#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
112#define CONFIG_SPL_I2C_SUPPORT
113#define CONFIG_SPL_WATCHDOG_SUPPORT
114#define CONFIG_SPL_SERIAL_SUPPORT
115#define CONFIG_SPL_NAND_SUPPORT
116#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
117
118#define CONFIG_SPL_TEXT_BASE 0x10000000
119#define CONFIG_SPL_MAX_SIZE 0x1a000
120#define CONFIG_SPL_STACK 0x1001d000
121#define CONFIG_SPL_PAD_TO 0x1c000
122#define CONFIG_SYS_TEXT_BASE 0x82000000
123
124#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
125#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
126#define CONFIG_SYS_NAND_PAGE_SIZE 2048
127#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
128#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
129
130#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
131#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
132#define CONFIG_SPL_BSS_START_ADDR 0x80100000
133#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
134#define CONFIG_SYS_MONITOR_LEN 0x80000
135#endif
136
Wang Huanf0ce7d62014-09-05 13:52:44 +0800137#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang4d786e82015-04-21 16:04:38 +0800138#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanf0ce7d62014-09-05 13:52:44 +0800139#endif
140
141#define CONFIG_NR_DRAM_BANKS 1
142
143#define CONFIG_DDR_SPD
144#define SPD_EEPROM_ADDRESS 0x51
145#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huanf0ce7d62014-09-05 13:52:44 +0800146
147#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
York Sunba3c0802014-09-11 13:32:07 -0700148#ifndef CONFIG_SYS_FSL_DDR4
Wang Huanf0ce7d62014-09-05 13:52:44 +0800149#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
York Sunba3c0802014-09-11 13:32:07 -0700150#define CONFIG_SYS_DDR_RAW_TIMING
151#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800152#define CONFIG_DIMM_SLOTS_PER_CTLR 1
153#define CONFIG_CHIP_SELECTS_PER_CTRL 4
154
155#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
156#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
157
158#define CONFIG_DDR_ECC
159#ifdef CONFIG_DDR_ECC
160#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
161#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
162#endif
163
164#define CONFIG_SYS_HAS_SERDES
165
Ruchika Gupta901ae762014-10-15 11:39:06 +0530166#define CONFIG_FSL_CAAM /* Enable CAAM */
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800167
Alison Wanga5494fb2014-12-09 17:37:49 +0800168#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
169 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800170#define CONFIG_U_QE
171#endif
172
Wang Huanf0ce7d62014-09-05 13:52:44 +0800173/*
174 * IFC Definitions
175 */
Alison Wang34de5e42016-02-02 15:16:23 +0800176#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800177#define CONFIG_FSL_IFC
178#define CONFIG_SYS_FLASH_BASE 0x60000000
179#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
180
181#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
182#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
183 CSPR_PORT_SIZE_16 | \
184 CSPR_MSEL_NOR | \
185 CSPR_V)
186#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
187#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
188 + 0x8000000) | \
189 CSPR_PORT_SIZE_16 | \
190 CSPR_MSEL_NOR | \
191 CSPR_V)
192#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
193
194#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
195 CSOR_NOR_TRHZ_80)
196#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
197 FTIM0_NOR_TEADC(0x5) | \
198 FTIM0_NOR_TEAHC(0x5))
199#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
200 FTIM1_NOR_TRAD_NOR(0x1a) | \
201 FTIM1_NOR_TSEQRAD_NOR(0x13))
202#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
203 FTIM2_NOR_TCH(0x4) | \
204 FTIM2_NOR_TWPH(0xe) | \
205 FTIM2_NOR_TWP(0x1c))
206#define CONFIG_SYS_NOR_FTIM3 0
207
208#define CONFIG_FLASH_CFI_DRIVER
209#define CONFIG_SYS_FLASH_CFI
210#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
211#define CONFIG_SYS_FLASH_QUIET_TEST
212#define CONFIG_FLASH_SHOW_PROGRESS 45
213#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800214#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huanf0ce7d62014-09-05 13:52:44 +0800215
216#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
217#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
218#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
219#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
220
221#define CONFIG_SYS_FLASH_EMPTY_INFO
222#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
223 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
224
225/*
226 * NAND Flash Definitions
227 */
228#define CONFIG_NAND_FSL_IFC
229
230#define CONFIG_SYS_NAND_BASE 0x7e800000
231#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
232
233#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
234
235#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
236 | CSPR_PORT_SIZE_8 \
237 | CSPR_MSEL_NAND \
238 | CSPR_V)
239#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
240#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
241 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
242 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
243 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
244 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
245 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
246 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
247
248#define CONFIG_SYS_NAND_ONFI_DETECTION
249
250#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
251 FTIM0_NAND_TWP(0x18) | \
252 FTIM0_NAND_TWCHT(0x7) | \
253 FTIM0_NAND_TWH(0xa))
254#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
255 FTIM1_NAND_TWBE(0x39) | \
256 FTIM1_NAND_TRR(0xe) | \
257 FTIM1_NAND_TRP(0x18))
258#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
259 FTIM2_NAND_TREH(0xa) | \
260 FTIM2_NAND_TWHRE(0x1e))
261#define CONFIG_SYS_NAND_FTIM3 0x0
262
263#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
264#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huanf0ce7d62014-09-05 13:52:44 +0800265#define CONFIG_CMD_NAND
266
267#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wang2145a372014-12-09 17:38:02 +0800268#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800269
270/*
271 * QIXIS Definitions
272 */
273#define CONFIG_FSL_QIXIS
274
275#ifdef CONFIG_FSL_QIXIS
276#define QIXIS_BASE 0x7fb00000
277#define QIXIS_BASE_PHYS QIXIS_BASE
278#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
279#define QIXIS_LBMAP_SWITCH 6
280#define QIXIS_LBMAP_MASK 0x0f
281#define QIXIS_LBMAP_SHIFT 0
282#define QIXIS_LBMAP_DFLTBANK 0x00
283#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhang4f6e6102016-07-21 18:09:38 +0800284#define QIXIS_PWR_CTL 0x21
285#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huanf0ce7d62014-09-05 13:52:44 +0800286#define QIXIS_RST_CTL_RESET 0x44
287#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
288#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
289#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
290
291#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
292#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
293 CSPR_PORT_SIZE_8 | \
294 CSPR_MSEL_GPCM | \
295 CSPR_V)
296#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
297#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
298 CSOR_NOR_NOR_MODE_AVD_NOR | \
299 CSOR_NOR_TRHZ_80)
300
301/*
302 * QIXIS Timing parameters for IFC GPCM
303 */
304#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
305 FTIM0_GPCM_TEADC(0xe) | \
306 FTIM0_GPCM_TEAHC(0xe))
307#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
308 FTIM1_GPCM_TRAD(0x1f))
309#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
310 FTIM2_GPCM_TCH(0xe) | \
311 FTIM2_GPCM_TWP(0xf0))
312#define CONFIG_SYS_FPGA_FTIM3 0x0
313#endif
314
Alison Wangab98bb52014-12-09 17:38:14 +0800315#if defined(CONFIG_NAND_BOOT)
316#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
317#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
318#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
319#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
320#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
321#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
322#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
323#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
324#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
325#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
326#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
327#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
328#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
329#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
330#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
331#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
332#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
333#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
334#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
335#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
336#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
337#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
338#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
339#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
340#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
341#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
342#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
343#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
344#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
345#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
346#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
347#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
348#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800349#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
350#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
351#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
352#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
353#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
354#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
355#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
356#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
357#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
358#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
359#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
360#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
361#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
362#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
363#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
364#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
365#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
366#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
367#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
368#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
369#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
370#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
371#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
372#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
373#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
374#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
375#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
376#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
377#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
378#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
379#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
380#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800381#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800382
383/*
384 * Serial Port
385 */
Alison Wange2f33ae2015-01-04 15:30:58 +0800386#ifdef CONFIG_LPUART
Alison Wange2f33ae2015-01-04 15:30:58 +0800387#define CONFIG_LPUART_32B_REG
388#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800389#define CONFIG_CONS_INDEX 1
Wang Huanf0ce7d62014-09-05 13:52:44 +0800390#define CONFIG_SYS_NS16550_SERIAL
York Sun89381742016-02-08 13:04:17 -0800391#ifndef CONFIG_DM_SERIAL
Wang Huanf0ce7d62014-09-05 13:52:44 +0800392#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sun89381742016-02-08 13:04:17 -0800393#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800394#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wange2f33ae2015-01-04 15:30:58 +0800395#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800396
397#define CONFIG_BAUDRATE 115200
398
399/*
400 * I2C
401 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800402#define CONFIG_SYS_I2C
403#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200404#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
405#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700406#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800407
408/*
409 * I2C bus multiplexer
410 */
411#define I2C_MUX_PCA_ADDR_PRI 0x77
412#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Li27e2fe62014-12-16 14:50:33 +0800413#define I2C_MUX_CH_CH7301 0xC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800414
415/*
416 * MMC
417 */
418#define CONFIG_MMC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800419#define CONFIG_FSL_ESDHC
420#define CONFIG_GENERIC_MMC
421
Alison Wangbefe6882014-12-09 17:37:34 +0800422#define CONFIG_DOS_PARTITION
423
Haikun Wangb134e592015-06-29 13:08:46 +0530424/* SPI */
Alison Wang34de5e42016-02-02 15:16:23 +0800425#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530426/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800427#define QSPI0_AMBA_BASE 0x40000000
428#define FSL_QSPI_FLASH_SIZE (1 << 24)
429#define FSL_QSPI_FLASH_NUM 2
430
Haikun Wangb134e592015-06-29 13:08:46 +0530431/* DSPI */
Haikun Wangb134e592015-06-29 13:08:46 +0530432
433/* DM SPI */
434#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530435#define CONFIG_DM_SPI_FLASH
Jagan Teki79ec07c2015-06-27 22:04:55 +0530436#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wangb134e592015-06-29 13:08:46 +0530437#endif
Alison Wang2145a372014-12-09 17:38:02 +0800438#endif
439
Wang Huanf0ce7d62014-09-05 13:52:44 +0800440/*
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530441 * USB
442 */
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530443/* EHCI Support - disbaled by default */
444/*#define CONFIG_HAS_FSL_DR_USB*/
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530445
446#ifdef CONFIG_HAS_FSL_DR_USB
447#define CONFIG_USB_EHCI
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530448#define CONFIG_USB_EHCI_FSL
449#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
450#endif
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530451
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530452/*XHCI Support - enabled by default*/
453#define CONFIG_HAS_FSL_XHCI_USB
454
455#ifdef CONFIG_HAS_FSL_XHCI_USB
456#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh757219e2015-05-29 14:47:22 +0530457#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
458#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
459#endif
460
461#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530462#define CONFIG_USB_STORAGE
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530463#endif
Nikhil Badola4da7bae52014-10-17 11:37:25 +0530464
465/*
Xiubo Li27e2fe62014-12-16 14:50:33 +0800466 * Video
467 */
468#define CONFIG_FSL_DCU_FB
469
470#ifdef CONFIG_FSL_DCU_FB
471#define CONFIG_VIDEO
472#define CONFIG_CMD_BMP
473#define CONFIG_CFB_CONSOLE
474#define CONFIG_VGA_AS_SINGLE_DEVICE
475#define CONFIG_VIDEO_LOGO
476#define CONFIG_VIDEO_BMP_LOGO
Alison Wang754ff512016-03-08 11:59:59 +0800477#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Xiubo Li27e2fe62014-12-16 14:50:33 +0800478
479#define CONFIG_FSL_DIU_CH7301
480#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
481#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
482#define CONFIG_SYS_I2C_DVI_ADDR 0x75
483#endif
484
485/*
Wang Huanf0ce7d62014-09-05 13:52:44 +0800486 * eTSEC
487 */
488#define CONFIG_TSEC_ENET
489
490#ifdef CONFIG_TSEC_ENET
491#define CONFIG_MII
492#define CONFIG_MII_DEFAULT_TSEC 3
493#define CONFIG_TSEC1 1
494#define CONFIG_TSEC1_NAME "eTSEC1"
495#define CONFIG_TSEC2 1
496#define CONFIG_TSEC2_NAME "eTSEC2"
497#define CONFIG_TSEC3 1
498#define CONFIG_TSEC3_NAME "eTSEC3"
499
500#define TSEC1_PHY_ADDR 1
501#define TSEC2_PHY_ADDR 2
502#define TSEC3_PHY_ADDR 3
503
504#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
505#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
506#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
507
508#define TSEC1_PHYIDX 0
509#define TSEC2_PHYIDX 0
510#define TSEC3_PHYIDX 0
511
512#define CONFIG_ETHPRIME "eTSEC1"
513
514#define CONFIG_PHY_GIGE
515#define CONFIG_PHYLIB
516#define CONFIG_PHY_REALTEK
517
518#define CONFIG_HAS_ETH0
519#define CONFIG_HAS_ETH1
520#define CONFIG_HAS_ETH2
521
522#define CONFIG_FSL_SGMII_RISER 1
523#define SGMII_RISER_PHY_OFFSET 0x1b
524
525#ifdef CONFIG_FSL_SGMII_RISER
526#define CONFIG_SYS_TBIPA_VALUE 8
527#endif
528
529#endif
Minghuan Liana4d6b612014-10-31 13:43:44 +0800530
531/* PCIe */
532#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400533#define CONFIG_PCIE1 /* PCIE controller 1 */
534#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800535#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
536#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
537
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800538#define CONFIG_SYS_PCI_64BIT
539
540#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
541#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
542#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
543#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
544
545#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
546#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
547#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
548
549#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
550#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
551#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
552
553#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800554#define CONFIG_PCI_PNP
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800555#define CONFIG_PCI_SCAN_SHOW
556#define CONFIG_CMD_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800557#endif
558
Wang Huanf0ce7d62014-09-05 13:52:44 +0800559#define CONFIG_CMDLINE_TAG
560#define CONFIG_CMDLINE_EDITING
Alison Wang9da51782014-12-03 15:00:47 +0800561
Xiubo Li563e3ce2014-11-21 17:40:57 +0800562#define CONFIG_ARMV7_NONSEC
563#define CONFIG_ARMV7_VIRT
564#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800565#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800566#define CONFIG_SMP_PEN_ADDR 0x01ee0200
567#define CONFIG_TIMER_CLK_FREQ 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800568
Wang Huanf0ce7d62014-09-05 13:52:44 +0800569#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800570#define HWCONFIG_BUFFER_SIZE 256
571
572#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanf0ce7d62014-09-05 13:52:44 +0800573
Wang Huanf0ce7d62014-09-05 13:52:44 +0800574
Zhao Qiang28cf7332015-09-16 16:20:42 +0800575#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800576
Alison Wange2f33ae2015-01-04 15:30:58 +0800577#ifdef CONFIG_LPUART
578#define CONFIG_EXTRA_ENV_SETTINGS \
579 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800580 "fdt_high=0xffffffff\0" \
581 "initrd_high=0xffffffff\0" \
Alison Wange2f33ae2015-01-04 15:30:58 +0800582 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
583#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800584#define CONFIG_EXTRA_ENV_SETTINGS \
585 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800586 "fdt_high=0xffffffff\0" \
587 "initrd_high=0xffffffff\0" \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800588 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wange2f33ae2015-01-04 15:30:58 +0800589#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800590
591/*
592 * Miscellaneous configurable options
593 */
594#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800595#define CONFIG_AUTO_COMPLETE
596#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
597#define CONFIG_SYS_PBSIZE \
598 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
599#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
600#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
601
Wang Huanf0ce7d62014-09-05 13:52:44 +0800602#define CONFIG_SYS_MEMTEST_START 0x80000000
603#define CONFIG_SYS_MEMTEST_END 0x9fffffff
604
605#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanf0ce7d62014-09-05 13:52:44 +0800606
Xiubo Li03d40aa2014-11-21 17:40:59 +0800607#define CONFIG_LS102XA_STREAM_ID
608
Wang Huanf0ce7d62014-09-05 13:52:44 +0800609/*
610 * Stack sizes
611 * The stack sizes are set up in start.S using the settings below
612 */
613#define CONFIG_STACKSIZE (30 * 1024)
614
615#define CONFIG_SYS_INIT_SP_OFFSET \
616 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
617#define CONFIG_SYS_INIT_SP_ADDR \
618 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
619
Alison Wang9da51782014-12-03 15:00:47 +0800620#ifdef CONFIG_SPL_BUILD
621#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
622#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800623#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang9da51782014-12-03 15:00:47 +0800624#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800625
626/*
627 * Environment
628 */
629#define CONFIG_ENV_OVERWRITE
630
Alison Wang9da51782014-12-03 15:00:47 +0800631#if defined(CONFIG_SD_BOOT)
632#define CONFIG_ENV_OFFSET 0x100000
633#define CONFIG_ENV_IS_IN_MMC
634#define CONFIG_SYS_MMC_ENV_DEV 0
635#define CONFIG_ENV_SIZE 0x2000
Alison Wang2145a372014-12-09 17:38:02 +0800636#elif defined(CONFIG_QSPI_BOOT)
637#define CONFIG_ENV_IS_IN_SPI_FLASH
638#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
639#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
640#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wangab98bb52014-12-09 17:38:14 +0800641#elif defined(CONFIG_NAND_BOOT)
642#define CONFIG_ENV_IS_IN_NAND
643#define CONFIG_ENV_SIZE 0x2000
644#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang9da51782014-12-03 15:00:47 +0800645#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800646#define CONFIG_ENV_IS_IN_FLASH
647#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
648#define CONFIG_ENV_SIZE 0x2000
649#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang9da51782014-12-03 15:00:47 +0800650#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800651
Ruchika Gupta901ae762014-10-15 11:39:06 +0530652#define CONFIG_MISC_INIT_R
653
654/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansal962021a2016-01-22 16:37:22 +0530655#ifdef CONFIG_FSL_CAAM
Ruchika Gupta901ae762014-10-15 11:39:06 +0530656#define CONFIG_CMD_HASH
657#define CONFIG_SHA_HW_ACCEL
Aneesh Bansal962021a2016-01-22 16:37:22 +0530658#endif
659
660#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800661#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530662
Wang Huanf0ce7d62014-09-05 13:52:44 +0800663#endif