blob: 84c20a48ad4d9d7c3d2004e2412e3a57f7ab8dfd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren112a1882011-04-14 12:18:06 +00002/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * (C) Copyright 2010-2015
4 * NVIDIA Corporation <www.nvidia.com>
5 */
Tom Warren61c6d0e2012-12-11 13:34:15 +00006
7/* Tegra AP (Application Processor) code */
8
Tom Warrenab371962012-09-19 15:50:56 -07009#include <common.h>
Masahiro Yamada78eeb912016-01-24 23:27:48 +090010#include <linux/bug.h>
Tom Warren112a1882011-04-14 12:18:06 +000011#include <asm/io.h>
Simon Glass1fed82a2012-04-02 13:18:50 +000012#include <asm/arch/gp_padctrl.h>
Ian Campbelld07e7b02015-04-21 07:18:36 +020013#include <asm/arch/mc.h>
Tom Warrenab371962012-09-19 15:50:56 -070014#include <asm/arch-tegra/ap.h>
Tom Warren61c6d0e2012-12-11 13:34:15 +000015#include <asm/arch-tegra/clock.h>
Tom Warrenab371962012-09-19 15:50:56 -070016#include <asm/arch-tegra/fuse.h>
17#include <asm/arch-tegra/pmc.h>
18#include <asm/arch-tegra/scu.h>
Tom Warrene3d95bc2013-01-28 13:32:10 +000019#include <asm/arch-tegra/tegra.h>
Tom Warrenab371962012-09-19 15:50:56 -070020#include <asm/arch-tegra/warmboot.h>
Tom Warren112a1882011-04-14 12:18:06 +000021
Tom Warren8b817112013-04-10 10:32:32 -070022int tegra_get_chip(void)
Simon Glass1fed82a2012-04-02 13:18:50 +000023{
Tom Warren8b817112013-04-10 10:32:32 -070024 int rev;
25 struct apb_misc_gp_ctlr *gp =
26 (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
Simon Glass1fed82a2012-04-02 13:18:50 +000027
28 /*
29 * This is undocumented, Chip ID is bits 15:8 of the register
30 * APB_MISC + 0x804, and has value 0x20 for Tegra20, 0x30 for
Tom Warrene5ffffd2014-01-24 12:46:16 -070031 * Tegra30, 0x35 for T114, and 0x40 for Tegra124.
Simon Glass1fed82a2012-04-02 13:18:50 +000032 */
Simon Glass1fed82a2012-04-02 13:18:50 +000033 rev = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >> HIDREV_CHIPID_SHIFT;
Tom Warren8b817112013-04-10 10:32:32 -070034 debug("%s: CHIPID is 0x%02X\n", __func__, rev);
35
36 return rev;
37}
38
39int tegra_get_sku_info(void)
40{
41 int sku_id;
42 struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE;
Simon Glass1fed82a2012-04-02 13:18:50 +000043
Tom Warren8b817112013-04-10 10:32:32 -070044 sku_id = readl(&fuse->sku_info) & 0xff;
45 debug("%s: SKU info byte is 0x%02X\n", __func__, sku_id);
Simon Glass1fed82a2012-04-02 13:18:50 +000046
Tom Warren8b817112013-04-10 10:32:32 -070047 return sku_id;
48}
49
50int tegra_get_chip_sku(void)
51{
52 uint sku_id, chip_id;
53
54 chip_id = tegra_get_chip();
55 sku_id = tegra_get_sku_info();
56
57 switch (chip_id) {
Allen Martin55d98a12012-08-31 08:30:00 +000058 case CHIPID_TEGRA20:
Tom Warren8b817112013-04-10 10:32:32 -070059 switch (sku_id) {
Stephen Warrena8512db2013-05-17 14:10:15 +000060 case SKU_ID_T20_7:
Simon Glass1fed82a2012-04-02 13:18:50 +000061 case SKU_ID_T20:
62 return TEGRA_SOC_T20;
63 case SKU_ID_T25SE:
64 case SKU_ID_AP25:
65 case SKU_ID_T25:
66 case SKU_ID_AP25E:
67 case SKU_ID_T25E:
68 return TEGRA_SOC_T25;
69 }
70 break;
Tom Warren61c6d0e2012-12-11 13:34:15 +000071 case CHIPID_TEGRA30:
Tom Warren8b817112013-04-10 10:32:32 -070072 switch (sku_id) {
Stephen Warrend9cd5022013-03-27 09:37:02 +000073 case SKU_ID_T33:
Tom Warren61c6d0e2012-12-11 13:34:15 +000074 case SKU_ID_T30:
Alban Bedelc5fb3082013-11-13 17:27:18 +010075 case SKU_ID_TM30MQS_P_A3:
Stephen Warren8ac88852014-01-21 17:19:19 -070076 default:
Tom Warren61c6d0e2012-12-11 13:34:15 +000077 return TEGRA_SOC_T30;
78 }
79 break;
Tom Warrene3d95bc2013-01-28 13:32:10 +000080 case CHIPID_TEGRA114:
Tom Warren8b817112013-04-10 10:32:32 -070081 switch (sku_id) {
Tom Warrene3d95bc2013-01-28 13:32:10 +000082 case SKU_ID_T114_ENG:
Stephen Warrenb08795a2013-05-17 14:10:14 +000083 case SKU_ID_T114_1:
Stephen Warren8ac88852014-01-21 17:19:19 -070084 default:
Tom Warrene3d95bc2013-01-28 13:32:10 +000085 return TEGRA_SOC_T114;
86 }
87 break;
Tom Warrene5ffffd2014-01-24 12:46:16 -070088 case CHIPID_TEGRA124:
89 switch (sku_id) {
90 case SKU_ID_T124_ENG:
91 default:
92 return TEGRA_SOC_T124;
93 }
94 break;
Tom Warrenab0cc6b2015-03-04 16:36:00 -070095 case CHIPID_TEGRA210:
96 switch (sku_id) {
97 case SKU_ID_T210_ENG:
98 default:
99 return TEGRA_SOC_T210;
100 }
101 break;
Simon Glass1fed82a2012-04-02 13:18:50 +0000102 }
Tom Warrene5ffffd2014-01-24 12:46:16 -0700103
Tom Warren8b817112013-04-10 10:32:32 -0700104 /* unknown chip/sku id */
105 printf("%s: ERROR: UNKNOWN CHIP/SKU ID COMBO (0x%02X/0x%02X)\n",
106 __func__, chip_id, sku_id);
Simon Glass1fed82a2012-04-02 13:18:50 +0000107 return TEGRA_SOC_UNKNOWN;
108}
109
Tom Warrenab0cc6b2015-03-04 16:36:00 -0700110#ifndef CONFIG_ARM64
Allen Martinc9c98462012-08-31 08:30:12 +0000111static void enable_scu(void)
Tom Warren112a1882011-04-14 12:18:06 +0000112{
113 struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE;
114 u32 reg;
115
Tom Warren642a4442013-05-23 12:26:18 +0000116 /* Only enable the SCU on T20/T25 */
117 if (tegra_get_chip() != CHIPID_TEGRA20)
118 return;
119
Tom Warren112a1882011-04-14 12:18:06 +0000120 /* If SCU already setup/enabled, return */
121 if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE)
122 return;
123
124 /* Invalidate all ways for all processors */
125 writel(0xFFFF, &scu->scu_inv_all);
126
127 /* Enable SCU - bit 0 */
128 reg = readl(&scu->scu_ctrl);
129 reg |= SCU_CTRL_ENABLE;
130 writel(reg, &scu->scu_ctrl);
131}
132
Tom Warren7ee52b02012-05-30 14:06:09 -0700133static u32 get_odmdata(void)
134{
135 /*
136 * ODMDATA is stored in the BCT in IRAM by the BootROM.
137 * The BCT start and size are stored in the BIT in IRAM.
138 * Read the data @ bct_start + (bct_size - 12). This works
Tom Warrene5ffffd2014-01-24 12:46:16 -0700139 * on BCTs for currently supported SoCs, which are locked down.
140 * If this changes in new chips, we can revisit this algorithm.
Tom Warren7ee52b02012-05-30 14:06:09 -0700141 */
Thierry Reding8264d1f2015-07-22 15:58:05 -0600142 unsigned long bct_start;
143 u32 odmdata;
Tom Warren7ee52b02012-05-30 14:06:09 -0700144
Tom Warren61c6d0e2012-12-11 13:34:15 +0000145 bct_start = readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BCTPTR);
Tom Warren7ee52b02012-05-30 14:06:09 -0700146 odmdata = readl(bct_start + BCT_ODMDATA_OFFSET);
147
148 return odmdata;
149}
150
Allen Martinc9c98462012-08-31 08:30:12 +0000151static void init_pmc_scratch(void)
Tom Warren112a1882011-04-14 12:18:06 +0000152{
Tom Warren22562a42012-09-04 17:00:24 -0700153 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Tom Warren7ee52b02012-05-30 14:06:09 -0700154 u32 odmdata;
Tom Warren112a1882011-04-14 12:18:06 +0000155 int i;
156
157 /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */
Stephen Warren8eadc5f2018-07-31 12:39:07 -0600158#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
159 if (!tegra_cpu_is_non_secure())
160#endif
161 {
162 for (i = 0; i < 23; i++)
163 writel(0, &pmc->pmc_scratch1 + i);
164 }
Tom Warren112a1882011-04-14 12:18:06 +0000165
166 /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */
Tom Warren7ee52b02012-05-30 14:06:09 -0700167 odmdata = get_odmdata();
168 writel(odmdata, &pmc->pmc_scratch20);
Tom Warren112a1882011-04-14 12:18:06 +0000169}
170
Ian Campbelld07e7b02015-04-21 07:18:36 +0200171#ifdef CONFIG_ARMV7_SECURE_RESERVE_SIZE
172void protect_secure_section(void)
173{
174 struct mc_ctlr *mc = (struct mc_ctlr *)NV_PA_MC_BASE;
175
176 /* Must be MB aligned */
177 BUILD_BUG_ON(CONFIG_ARMV7_SECURE_BASE & 0xFFFFF);
178 BUILD_BUG_ON(CONFIG_ARMV7_SECURE_RESERVE_SIZE & 0xFFFFF);
179
180 writel(CONFIG_ARMV7_SECURE_BASE, &mc->mc_security_cfg0);
181 writel(CONFIG_ARMV7_SECURE_RESERVE_SIZE >> 20, &mc->mc_security_cfg1);
182}
183#endif
184
Thierry Redinga16875a2015-04-21 07:18:38 +0200185#if defined(CONFIG_ARMV7_NONSEC)
186static void smmu_flush(struct mc_ctlr *mc)
187{
188 (void)readl(&mc->mc_smmu_config);
189}
190
191static void smmu_enable(void)
192{
193 struct mc_ctlr *mc = (struct mc_ctlr *)NV_PA_MC_BASE;
194 u32 value;
195
196 /*
197 * Enable translation for all clients since access to this register
198 * is restricted to TrustZone-secured requestors. The kernel will use
199 * the per-SWGROUP enable bits to enable or disable translations.
200 */
201 writel(0xffffffff, &mc->mc_smmu_translation_enable_0);
202 writel(0xffffffff, &mc->mc_smmu_translation_enable_1);
203 writel(0xffffffff, &mc->mc_smmu_translation_enable_2);
204 writel(0xffffffff, &mc->mc_smmu_translation_enable_3);
205
206 /*
207 * Enable SMMU globally since access to this register is restricted
208 * to TrustZone-secured requestors.
209 */
210 value = readl(&mc->mc_smmu_config);
211 value |= TEGRA_MC_SMMU_CONFIG_ENABLE;
212 writel(value, &mc->mc_smmu_config);
213
214 smmu_flush(mc);
215}
216#else
217static void smmu_enable(void)
218{
219}
220#endif
221
Allen Martinc9c98462012-08-31 08:30:12 +0000222void s_init(void)
Tom Warren112a1882011-04-14 12:18:06 +0000223{
Simon Glassec8dab42011-11-05 03:56:50 +0000224 /* Init PMC scratch memory */
225 init_pmc_scratch();
Tom Warren112a1882011-04-14 12:18:06 +0000226
Simon Glassec8dab42011-11-05 03:56:50 +0000227 enable_scu();
Tom Warren112a1882011-04-14 12:18:06 +0000228
Tom Warren82b51342013-03-25 16:22:26 -0700229 /* init the cache */
230 config_cache();
Bryan Wu97adb222014-06-24 11:45:29 +0900231
Thierry Redinga16875a2015-04-21 07:18:38 +0200232 /* enable SMMU */
233 smmu_enable();
Tom Warren112a1882011-04-14 12:18:06 +0000234}
Tom Warrenab0cc6b2015-03-04 16:36:00 -0700235#endif