Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> |
| 3 | * |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 4 | * Copyright (C) 2008 Lyrtech <www.lyrtech.com> |
| 5 | * Copyright (C) 2008 Philip Balister, OpenSDR <philip@opensdr.com> |
| 6 | * |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | #ifndef __CONFIG_H |
| 24 | #define __CONFIG_H |
| 25 | #include <asm/sizes.h> |
| 26 | |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 27 | /* Board */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 28 | #define SFFSDR |
| 29 | #define CFG_NAND_LARGEPAGE |
| 30 | #define CFG_USE_NAND |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 31 | #define CFG_USE_DSPLINK /* This is to prevent U-Boot from |
| 32 | * powering ON the DSP. */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 33 | /* SoC Configuration */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 34 | #define CONFIG_ARM926EJS /* arm926ejs CPU core */ |
| 35 | #define CONFIG_SYS_CLK_FREQ 297000000 /* Arm Clock frequency */ |
| 36 | #define CFG_TIMERBASE 0x01c21400 /* use timer 0 */ |
| 37 | #define CFG_HZ_CLOCK 27000000 /* Timer Input clock freq */ |
| 38 | #define CFG_HZ 1000 |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 39 | /* EEPROM definitions for Atmel 24LC64 EEPROM chip */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 40 | #define CFG_I2C_EEPROM_ADDR_LEN 2 |
| 41 | #define CFG_I2C_EEPROM_ADDR 0x50 |
| 42 | #define CFG_EEPROM_PAGE_WRITE_BITS 5 |
| 43 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20 |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 44 | /* Memory Info */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 45 | #define CFG_MALLOC_LEN (0x10000 + 256*1024) /* malloc() len */ |
| 46 | #define CFG_GBL_DATA_SIZE 128 /* reserved for initial data */ |
| 47 | #define CFG_MEMTEST_START 0x80000000 /* memtest start address */ |
| 48 | #define CFG_MEMTEST_END 0x81000000 /* 16MB RAM test */ |
| 49 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ |
| 50 | #define CONFIG_STACKSIZE (256*1024) /* regular stack */ |
| 51 | #define PHYS_SDRAM_1 0x80000000 /* DDR Start */ |
| 52 | #define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */ |
| 53 | #define DDR_4BANKS /* 4-bank DDR2 (128MB) */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 54 | /* Serial Driver info */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 55 | #define CFG_NS16550 |
| 56 | #define CFG_NS16550_SERIAL |
| 57 | #define CFG_NS16550_REG_SIZE 4 /* NS16550 register size */ |
| 58 | #define CFG_NS16550_COM1 0x01c20000 /* Base address of UART0 */ |
| 59 | #define CFG_NS16550_CLK 27000000 /* Input clock to NS16550 */ |
| 60 | #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ |
| 61 | #define CONFIG_BAUDRATE 115200 /* Default baud rate */ |
| 62 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 63 | /* I2C Configuration */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 64 | #define CONFIG_HARD_I2C |
| 65 | #define CONFIG_DRIVER_DAVINCI_I2C |
| 66 | #define CFG_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */ |
| 67 | #define CFG_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 68 | /* Network & Ethernet Configuration */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 69 | #define CONFIG_DRIVER_TI_EMAC |
| 70 | #define CONFIG_MII |
| 71 | #define CONFIG_BOOTP_DEFAULT |
| 72 | #define CONFIG_BOOTP_DNS |
| 73 | #define CONFIG_BOOTP_DNS2 |
| 74 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 75 | #define CONFIG_NET_RETRY_COUNT 10 |
| 76 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 77 | /* Flash & Environment */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 78 | #undef CFG_ENV_IS_IN_FLASH |
| 79 | #define CFG_NO_FLASH |
| 80 | #define CFG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */ |
| 81 | #define CFG_ENV_SECT_SIZE 2048 /* Env sector Size */ |
| 82 | #define CFG_ENV_SIZE SZ_128K |
| 83 | #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */ |
| 84 | #define CONFIG_SKIP_RELOCATE_UBOOT /* to a proper address, init done */ |
| 85 | #define CFG_NAND_BASE 0x02000000 |
| 86 | #define CFG_NAND_HW_ECC |
| 87 | #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
| 88 | #define NAND_MAX_CHIPS 1 |
| 89 | #define CFG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 90 | /* I2C switch definitions for PCA9543 chip */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 91 | #define CFG_I2C_PCA9543_ADDR 0x70 |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 92 | #define CFG_I2C_PCA9543_ADDR_LEN 0 /* Single register. */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 93 | #define CFG_I2C_PCA9543_ENABLE_CH0 0x01 /* Enable channel 0. */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 94 | /* U-Boot general configuration */ |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 95 | #undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 96 | #define CONFIG_MISC_INIT_R |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 97 | #define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds. */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 98 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
| 99 | #define CFG_PROMPT "U-Boot > " /* Monitor Command Prompt */ |
| 100 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 101 | #define CFG_PBSIZE \ |
| 102 | (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print buffer size */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 103 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 104 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 105 | #define CFG_LOAD_ADDR 0x80700000 /* Default Linux kernel |
| 106 | * load address. */ |
| 107 | #define CONFIG_VERSION_VARIABLE |
| 108 | #define CONFIG_AUTO_COMPLETE /* Won't work with hush so far, |
| 109 | * may be later */ |
| 110 | #define CFG_HUSH_PARSER |
| 111 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 112 | #define CONFIG_CMDLINE_EDITING |
| 113 | #define CFG_LONGHELP |
| 114 | #define CONFIG_CRC32_VERIFY |
| 115 | #define CONFIG_MX_CYCLIC |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 116 | /* Linux Information */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 117 | #define LINUX_BOOT_PARAM_ADDR 0x80000100 |
| 118 | #define CONFIG_CMDLINE_TAG |
| 119 | #define CONFIG_SETUP_MEMORY_TAGS |
Hugo Villeneuve | 20eca7e | 2008-07-08 11:02:05 -0400 | [diff] [blame] | 120 | #define CONFIG_BOOTARGS \ |
| 121 | "mem=56M " \ |
| 122 | "console=ttyS0,115200n8 " \ |
| 123 | "root=/dev/nfs rw noinitrd ip=dhcp " \ |
| 124 | "nfsroot=${serverip}:/nfsroot/sffsdr " \ |
| 125 | "eth0=${ethaddr}" |
| 126 | #define CONFIG_BOOTCOMMAND \ |
| 127 | "nand read 87A00000 100000 300000;" \ |
| 128 | "bootelf 87A00000" |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 129 | /* U-Boot commands */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 130 | #include <config_cmd_default.h> |
| 131 | #define CONFIG_CMD_ASKENV |
| 132 | #define CONFIG_CMD_DHCP |
| 133 | #define CONFIG_CMD_DIAG |
| 134 | #define CONFIG_CMD_I2C |
| 135 | #define CONFIG_CMD_MII |
| 136 | #define CONFIG_CMD_PING |
| 137 | #define CONFIG_CMD_SAVES |
| 138 | #define CONFIG_CMD_NAND |
| 139 | #define CONFIG_CMD_EEPROM |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 140 | #define CONFIG_CMD_ELF /* Needed to load Integrity kernel. */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 141 | #undef CONFIG_CMD_BDI |
| 142 | #undef CONFIG_CMD_FPGA |
| 143 | #undef CONFIG_CMD_SETGETDCR |
| 144 | #undef CONFIG_CMD_FLASH |
| 145 | #undef CONFIG_CMD_IMLS |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 146 | /* KGDB support (if any) */ |
Hugo Villeneuve | 4f3f671 | 2008-05-21 13:58:41 -0400 | [diff] [blame] | 147 | #ifdef CONFIG_CMD_KGDB |
| 148 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */ |
| 149 | #define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */ |
| 150 | #endif |
| 151 | #endif /* __CONFIG_H */ |