blob: 4394cb6e16bff1204fa21df22fc64dbc604c20a8 [file] [log] [blame]
Vignesh R3a8c62c2019-02-05 11:29:17 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * Synced from Linux v4.19
5 */
6
7#ifndef __LINUX_MTD_SPI_NOR_H
8#define __LINUX_MTD_SPI_NOR_H
9
10#include <linux/bitops.h>
11#include <linux/mtd/cfi.h>
12#include <linux/mtd/mtd.h>
13
14/*
15 * Manufacturer IDs
16 *
17 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
18 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
19 */
20#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
21#define SNOR_MFR_GIGADEVICE 0xc8
22#define SNOR_MFR_INTEL CFI_MFR_INTEL
23#define SNOR_MFR_ST CFI_MFR_ST /* ST Micro <--> Micron */
24#define SNOR_MFR_MICRON CFI_MFR_MICRON /* ST Micro <--> Micron */
Jagan Teki355db102020-04-20 15:36:06 +053025#define SNOR_MFR_ISSI CFI_MFR_PMC
Vignesh R3a8c62c2019-02-05 11:29:17 +053026#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
27#define SNOR_MFR_SPANSION CFI_MFR_AMD
28#define SNOR_MFR_SST CFI_MFR_SST
29#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
30
31/*
32 * Note on opcode nomenclature: some opcodes have a format like
33 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
34 * of I/O lines used for the opcode, address, and data (respectively). The
35 * FUNCTION has an optional suffix of '4', to represent an opcode which
36 * requires a 4-byte (32-bit) address.
37 */
38
39/* Flash opcodes. */
40#define SPINOR_OP_WREN 0x06 /* Write enable */
41#define SPINOR_OP_RDSR 0x05 /* Read status register */
42#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
43#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
44#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
45#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
46#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
47#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
48#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
49#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
50#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Bin Meng090d7622021-01-06 20:58:54 +080051#define SPINOR_OP_READ_1_1_8 0x8b /* Read data bytes (Octal Output SPI) */
52#define SPINOR_OP_READ_1_8_8 0xcb /* Read data bytes (Octal I/O SPI) */
Vignesh R3a8c62c2019-02-05 11:29:17 +053053#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
54#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
55#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Bin Meng090d7622021-01-06 20:58:54 +080056#define SPINOR_OP_PP_1_1_8 0x82 /* Octal page program */
57#define SPINOR_OP_PP_1_8_8 0xc2 /* Octal page program */
Vignesh R3a8c62c2019-02-05 11:29:17 +053058#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
59#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
60#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
61#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
62#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
63#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
64#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
65#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
66#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
67#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
68#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
69#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
70
71/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
72#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
73#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
74#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
75#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
76#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
77#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Bin Meng090d7622021-01-06 20:58:54 +080078#define SPINOR_OP_READ_1_1_8_4B 0x7c /* Read data bytes (Octal Output SPI) */
79#define SPINOR_OP_READ_1_8_8_4B 0xcc /* Read data bytes (Octal I/O SPI) */
Vignesh R3a8c62c2019-02-05 11:29:17 +053080#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
81#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
82#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
Bin Meng090d7622021-01-06 20:58:54 +080083#define SPINOR_OP_PP_1_1_8_4B 0x84 /* Octal page program */
84#define SPINOR_OP_PP_1_8_8_4B 0x8e /* Octal page program */
Vignesh R3a8c62c2019-02-05 11:29:17 +053085#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
86#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
87#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
88
89/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
90#define SPINOR_OP_READ_1_1_1_DTR 0x0d
91#define SPINOR_OP_READ_1_2_2_DTR 0xbd
92#define SPINOR_OP_READ_1_4_4_DTR 0xed
93
94#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
95#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
96#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
97
98/* Used for SST flashes only. */
99#define SPINOR_OP_BP 0x02 /* Byte program */
100#define SPINOR_OP_WRDI 0x04 /* Write disable */
101#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
102
Eugeniy Paltsev04a11a62019-09-09 22:33:14 +0300103/* Used for SST26* flashes only. */
104#define SPINOR_OP_READ_BPR 0x72 /* Read block protection register */
105#define SPINOR_OP_WRITE_BPR 0x42 /* Write block protection register */
106
Vignesh R3a8c62c2019-02-05 11:29:17 +0530107/* Used for S3AN flashes only */
108#define SPINOR_OP_XSE 0x50 /* Sector erase */
109#define SPINOR_OP_XPP 0x82 /* Page program */
110#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
111
112#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
113#define XSR_RDY BIT(7) /* Ready */
114
115/* Used for Macronix and Winbond flashes. */
116#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
117#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
118
119/* Used for Spansion flashes only. */
120#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Vignesh R7b3626f2019-02-05 11:29:21 +0530121#define SPINOR_OP_BRRD 0x16 /* Bank register read */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530122#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
123
124/* Used for Micron flashes only. */
Bin Meng090d7622021-01-06 20:58:54 +0800125#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
126#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530127
128/* Status Register bits. */
129#define SR_WIP BIT(0) /* Write in progress */
130#define SR_WEL BIT(1) /* Write enable latch */
131/* meaning of other SR_* bits may differ between vendors */
132#define SR_BP0 BIT(2) /* Block protect 0 */
133#define SR_BP1 BIT(3) /* Block protect 1 */
134#define SR_BP2 BIT(4) /* Block protect 2 */
135#define SR_TB BIT(5) /* Top/Bottom protect */
136#define SR_SRWD BIT(7) /* SR write protect */
137/* Spansion/Cypress specific status bits */
138#define SR_E_ERR BIT(5)
139#define SR_P_ERR BIT(6)
140
141#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
142
143/* Enhanced Volatile Configuration Register bits */
144#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
145
146/* Flag Status Register bits */
147#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
148#define FSR_E_ERR BIT(5) /* Erase operation status */
149#define FSR_P_ERR BIT(4) /* Program operation status */
150#define FSR_PT_ERR BIT(1) /* Protection error bit */
151
152/* Configuration Register bits. */
153#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
154
155/* Status Register 2 bits. */
156#define SR2_QUAD_EN_BIT7 BIT(7)
157
158/* Supported SPI protocols */
159#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
160#define SNOR_PROTO_INST_SHIFT 16
161#define SNOR_PROTO_INST(_nbits) \
162 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
163 SNOR_PROTO_INST_MASK)
164
165#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
166#define SNOR_PROTO_ADDR_SHIFT 8
167#define SNOR_PROTO_ADDR(_nbits) \
168 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
169 SNOR_PROTO_ADDR_MASK)
170
171#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
172#define SNOR_PROTO_DATA_SHIFT 0
173#define SNOR_PROTO_DATA(_nbits) \
174 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
175 SNOR_PROTO_DATA_MASK)
176
177#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
178
179#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
180 (SNOR_PROTO_INST(_inst_nbits) | \
181 SNOR_PROTO_ADDR(_addr_nbits) | \
182 SNOR_PROTO_DATA(_data_nbits))
183#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
184 (SNOR_PROTO_IS_DTR | \
185 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
186
187enum spi_nor_protocol {
188 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
189 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
190 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
191 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
192 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
193 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
194 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
195 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
196 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
197 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
198
199 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
200 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
201 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
202 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530203 SNOR_PROTO_8_8_8_DTR = SNOR_PROTO_DTR(8, 8, 8),
Vignesh R3a8c62c2019-02-05 11:29:17 +0530204};
205
206static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
207{
208 return !!(proto & SNOR_PROTO_IS_DTR);
209}
210
211static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
212{
213 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
214 SNOR_PROTO_INST_SHIFT;
215}
216
217static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
218{
219 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
220 SNOR_PROTO_ADDR_SHIFT;
221}
222
223static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
224{
225 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
226 SNOR_PROTO_DATA_SHIFT;
227}
228
229static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
230{
231 return spi_nor_get_protocol_data_nbits(proto);
232}
233
234#define SPI_NOR_MAX_CMD_SIZE 8
235enum spi_nor_ops {
236 SPI_NOR_OPS_READ = 0,
237 SPI_NOR_OPS_WRITE,
238 SPI_NOR_OPS_ERASE,
239 SPI_NOR_OPS_LOCK,
240 SPI_NOR_OPS_UNLOCK,
241};
242
243enum spi_nor_option_flags {
244 SNOR_F_USE_FSR = BIT(0),
245 SNOR_F_HAS_SR_TB = BIT(1),
246 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
247 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
248 SNOR_F_READY_XSR_RDY = BIT(4),
249 SNOR_F_USE_CLSR = BIT(5),
250 SNOR_F_BROKEN_RESET = BIT(6),
251};
252
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530253struct spi_nor;
254
255/**
256 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
257 * supported by the SPI controller (bus master).
258 * @mask: the bitmask listing all the supported hw capabilies
259 */
260struct spi_nor_hwcaps {
261 u32 mask;
262};
263
264/*
265 *(Fast) Read capabilities.
266 * MUST be ordered by priority: the higher bit position, the higher priority.
267 * As a matter of performances, it is relevant to use Octo SPI protocols first,
268 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
269 * (Slow) Read.
270 */
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530271#define SNOR_HWCAPS_READ_MASK GENMASK(15, 0)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530272#define SNOR_HWCAPS_READ BIT(0)
273#define SNOR_HWCAPS_READ_FAST BIT(1)
274#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
275
276#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
277#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
278#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
279#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
280#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
281
282#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
283#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
284#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
285#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
286#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
287
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530288#define SNOR_HWCPAS_READ_OCTO GENMASK(15, 11)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530289#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
290#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
291#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
292#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530293#define SNOR_HWCAPS_READ_8_8_8_DTR BIT(15)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530294
295/*
296 * Page Program capabilities.
297 * MUST be ordered by priority: the higher bit position, the higher priority.
298 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
299 * legacy SPI 1-1-1 protocol.
300 * Note that Dual Page Programs are not supported because there is no existing
301 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
302 * implements such commands.
303 */
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530304#define SNOR_HWCAPS_PP_MASK GENMASK(23, 16)
305#define SNOR_HWCAPS_PP BIT(16)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530306
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530307#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
308#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
309#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
310#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530311
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530312#define SNOR_HWCAPS_PP_OCTO GENMASK(23, 20)
313#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
314#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
315#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
316#define SNOR_HWCAPS_PP_8_8_8_DTR BIT(23)
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530317
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530318#define SNOR_HWCAPS_X_X_X (SNOR_HWCAPS_READ_2_2_2 | \
319 SNOR_HWCAPS_READ_4_4_4 | \
320 SNOR_HWCAPS_READ_8_8_8 | \
321 SNOR_HWCAPS_PP_4_4_4 | \
322 SNOR_HWCAPS_PP_8_8_8)
323
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530324#define SNOR_HWCAPS_X_X_X_DTR (SNOR_HWCAPS_READ_8_8_8_DTR | \
325 SNOR_HWCAPS_PP_8_8_8_DTR)
326
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530327#define SNOR_HWCAPS_DTR (SNOR_HWCAPS_READ_1_1_1_DTR | \
328 SNOR_HWCAPS_READ_1_2_2_DTR | \
329 SNOR_HWCAPS_READ_1_4_4_DTR | \
330 SNOR_HWCAPS_READ_1_8_8_DTR)
331
332#define SNOR_HWCAPS_ALL (SNOR_HWCAPS_READ_MASK | \
333 SNOR_HWCAPS_PP_MASK)
334
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530335struct spi_nor_read_command {
336 u8 num_mode_clocks;
337 u8 num_wait_states;
338 u8 opcode;
339 enum spi_nor_protocol proto;
340};
341
342struct spi_nor_pp_command {
343 u8 opcode;
344 enum spi_nor_protocol proto;
345};
346
347enum spi_nor_read_command_index {
348 SNOR_CMD_READ,
349 SNOR_CMD_READ_FAST,
350 SNOR_CMD_READ_1_1_1_DTR,
351
352 /* Dual SPI */
353 SNOR_CMD_READ_1_1_2,
354 SNOR_CMD_READ_1_2_2,
355 SNOR_CMD_READ_2_2_2,
356 SNOR_CMD_READ_1_2_2_DTR,
357
358 /* Quad SPI */
359 SNOR_CMD_READ_1_1_4,
360 SNOR_CMD_READ_1_4_4,
361 SNOR_CMD_READ_4_4_4,
362 SNOR_CMD_READ_1_4_4_DTR,
363
364 /* Octo SPI */
365 SNOR_CMD_READ_1_1_8,
366 SNOR_CMD_READ_1_8_8,
367 SNOR_CMD_READ_8_8_8,
368 SNOR_CMD_READ_1_8_8_DTR,
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530369 SNOR_CMD_READ_8_8_8_DTR,
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530370
371 SNOR_CMD_READ_MAX
372};
373
374enum spi_nor_pp_command_index {
375 SNOR_CMD_PP,
376
377 /* Quad SPI */
378 SNOR_CMD_PP_1_1_4,
379 SNOR_CMD_PP_1_4_4,
380 SNOR_CMD_PP_4_4_4,
381
382 /* Octo SPI */
383 SNOR_CMD_PP_1_1_8,
384 SNOR_CMD_PP_1_8_8,
385 SNOR_CMD_PP_8_8_8,
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530386 SNOR_CMD_PP_8_8_8_DTR,
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530387
388 SNOR_CMD_PP_MAX
389};
390
391struct spi_nor_flash_parameter {
392 u64 size;
393 u32 page_size;
394
395 struct spi_nor_hwcaps hwcaps;
396 struct spi_nor_read_command reads[SNOR_CMD_READ_MAX];
397 struct spi_nor_pp_command page_programs[SNOR_CMD_PP_MAX];
398
399 int (*quad_enable)(struct spi_nor *nor);
400};
401
Vignesh R3a8c62c2019-02-05 11:29:17 +0530402/**
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530403 * enum spi_nor_cmd_ext - describes the command opcode extension in DTR mode
404 * @SPI_MEM_NOR_NONE: no extension. This is the default, and is used in Legacy
405 * SPI mode
406 * @SPI_MEM_NOR_REPEAT: the extension is same as the opcode
407 * @SPI_MEM_NOR_INVERT: the extension is the bitwise inverse of the opcode
408 * @SPI_MEM_NOR_HEX: the extension is any hex value. The command and opcode
409 * combine to form a 16-bit opcode.
410 */
411enum spi_nor_cmd_ext {
412 SPI_NOR_EXT_NONE = 0,
413 SPI_NOR_EXT_REPEAT,
414 SPI_NOR_EXT_INVERT,
415 SPI_NOR_EXT_HEX,
416};
417
418/**
Vignesh R3a8c62c2019-02-05 11:29:17 +0530419 * struct flash_info - Forward declaration of a structure used internally by
420 * spi_nor_scan()
421 */
422struct flash_info;
423
Simon Glassbdb40162019-09-25 08:11:13 -0600424/*
425 * TODO: Remove, once all users of spi_flash interface are moved to MTD
426 *
Simon Glassb33cd252020-12-19 10:40:01 -0700427struct spi_flash {
Simon Glassbdb40162019-09-25 08:11:13 -0600428 * Defined below (keep this text to enable searching for spi_flash decl)
429 * }
430 */
Simon Glassbeddd7a2020-12-28 20:35:01 -0700431#ifndef DT_PLAT_C
Vignesh R3a8c62c2019-02-05 11:29:17 +0530432#define spi_flash spi_nor
Simon Glassb33cd252020-12-19 10:40:01 -0700433#endif
Vignesh R3a8c62c2019-02-05 11:29:17 +0530434
435/**
436 * struct spi_nor - Structure for defining a the SPI NOR layer
437 * @mtd: point to a mtd_info structure
438 * @lock: the lock for the read/write/erase/lock/unlock operations
439 * @dev: point to a spi device, or a spi nor controller device.
440 * @info: spi-nor part JDEC MFR id and other info
Tudor Ambarus49e3ca62019-11-13 15:42:52 +0000441 * @manufacturer_sfdp: manufacturer specific SFDP table
Vignesh R3a8c62c2019-02-05 11:29:17 +0530442 * @page_size: the page size of the SPI NOR
443 * @addr_width: number of address bytes
444 * @erase_opcode: the opcode for erasing a sector
445 * @read_opcode: the read opcode
446 * @read_dummy: the dummy needed by the read operation
447 * @program_opcode: the program opcode
Vignesh R7b3626f2019-02-05 11:29:21 +0530448 * @bank_read_cmd: Bank read cmd
449 * @bank_write_cmd: Bank write cmd
450 * @bank_curr: Current flash bank
Vignesh R3a8c62c2019-02-05 11:29:17 +0530451 * @sst_write_second: used by the SST write operation
452 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
453 * @read_proto: the SPI protocol for read operations
454 * @write_proto: the SPI protocol for write operations
455 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
456 * @cmd_buf: used by the write_reg
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530457 * @cmd_ext_type: the command opcode extension for DTR mode.
Pratyush Yadavaf273182021-06-26 00:47:13 +0530458 * @fixups: flash-specific fixup hooks.
Vignesh R3a8c62c2019-02-05 11:29:17 +0530459 * @prepare: [OPTIONAL] do some preparations for the
460 * read/write/erase/lock/unlock operations
461 * @unprepare: [OPTIONAL] do some post work after the
462 * read/write/erase/lock/unlock operations
463 * @read_reg: [DRIVER-SPECIFIC] read out the register
464 * @write_reg: [DRIVER-SPECIFIC] write data to the register
465 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
466 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
467 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
468 * at the offset @offs; if not provided by the driver,
469 * spi-nor will send the erase opcode via write_reg()
470 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
471 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
472 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
Vignesh R3a8c62c2019-02-05 11:29:17 +0530473 * completely locked
Sean Anderson90163042021-02-04 23:11:08 -0500474 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
Vignesh R3a8c62c2019-02-05 11:29:17 +0530475 * @priv: the private data
476 */
477struct spi_nor {
478 struct mtd_info mtd;
479 struct udevice *dev;
480 struct spi_slave *spi;
481 const struct flash_info *info;
Tudor Ambarus49e3ca62019-11-13 15:42:52 +0000482 u8 *manufacturer_sfdp;
Vignesh R3a8c62c2019-02-05 11:29:17 +0530483 u32 page_size;
484 u8 addr_width;
485 u8 erase_opcode;
486 u8 read_opcode;
487 u8 read_dummy;
488 u8 program_opcode;
Vignesh R7b3626f2019-02-05 11:29:21 +0530489#ifdef CONFIG_SPI_FLASH_BAR
490 u8 bank_read_cmd;
491 u8 bank_write_cmd;
492 u8 bank_curr;
493#endif
Vignesh R3a8c62c2019-02-05 11:29:17 +0530494 enum spi_nor_protocol read_proto;
495 enum spi_nor_protocol write_proto;
496 enum spi_nor_protocol reg_proto;
497 bool sst_write_second;
498 u32 flags;
499 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
Pratyush Yadavbe389f62021-06-26 00:47:16 +0530500 enum spi_nor_cmd_ext cmd_ext_type;
Pratyush Yadavaf273182021-06-26 00:47:13 +0530501 struct spi_nor_fixups *fixups;
Vignesh R3a8c62c2019-02-05 11:29:17 +0530502
Pratyush Yadav28d20db2021-06-26 00:47:11 +0530503 int (*setup)(struct spi_nor *nor, const struct flash_info *info,
Pratyush Yadav0b0a2992021-06-26 00:47:14 +0530504 const struct spi_nor_flash_parameter *params);
Vignesh R3a8c62c2019-02-05 11:29:17 +0530505 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
506 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
507 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
508 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
509
510 ssize_t (*read)(struct spi_nor *nor, loff_t from,
511 size_t len, u_char *read_buf);
512 ssize_t (*write)(struct spi_nor *nor, loff_t to,
513 size_t len, const u_char *write_buf);
514 int (*erase)(struct spi_nor *nor, loff_t offs);
515
516 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
517 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
518 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
519 int (*quad_enable)(struct spi_nor *nor);
520
521 void *priv;
522/* Compatibility for spi_flash, remove once sf layer is merged with mtd */
523 const char *name;
524 u32 size;
525 u32 sector_size;
526 u32 erase_size;
527};
528
Simon Glass1b349e32020-12-19 10:40:00 -0700529#ifndef __UBOOT__
Vignesh R3a8c62c2019-02-05 11:29:17 +0530530static inline void spi_nor_set_flash_node(struct spi_nor *nor,
531 const struct device_node *np)
532{
533 mtd_set_of_node(&nor->mtd, np);
534}
535
536static inline const struct
537device_node *spi_nor_get_flash_node(struct spi_nor *nor)
538{
539 return mtd_get_of_node(&nor->mtd);
540}
Simon Glass1b349e32020-12-19 10:40:00 -0700541#endif /* __UBOOT__ */
Vignesh R3a8c62c2019-02-05 11:29:17 +0530542
543/**
Vignesh R3a8c62c2019-02-05 11:29:17 +0530544 * spi_nor_scan() - scan the SPI NOR
545 * @nor: the spi_nor structure
546 *
547 * The drivers can use this function to scan the SPI NOR.
548 * In the scanning, it will try to get all the necessary information to
549 * fill the mtd_info{} and the spi_nor{}.
550 *
551 * Return: 0 for success, others for failure.
552 */
553int spi_nor_scan(struct spi_nor *nor);
554
555#endif