blob: a5691825ee8e7452a10309ee807529c3a7767e8f [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
wdenk0f8c9762002-08-19 11:57:05 +00004 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0f8c9762002-08-19 11:57:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020021#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_WALNUT 1 /* ...on a WALNUT board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023 /* ...or on a SYCAMORE board */
24
25#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
wdenk0f8c9762002-08-19 11:57:05 +000026
Stefan Roesecfe58022008-06-06 15:55:21 +020027/*
28 * Include common defines/options for all AMCC eval boards
29 */
30#define CONFIG_HOSTNAME walnut
31#include "amcc-common.h"
32
wdenkda55c6e2004-01-20 23:12:12 +000033#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenk0f8c9762002-08-19 11:57:05 +000034
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020035#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk0f8c9762002-08-19 11:57:05 +000036
Stefan Roesecfe58022008-06-06 15:55:21 +020037/*
38 * Default environment variables
39 */
40#define CONFIG_EXTRA_ENV_SETTINGS \
41 CONFIG_AMCC_DEF_ENV \
42 CONFIG_AMCC_DEF_ENV_POWERPC \
43 CONFIG_AMCC_DEF_ENV_PPC_OLD \
44 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020045 "kernel_addr=fff80000\0" \
46 "ramdisk_addr=fff80000\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020047 ""
wdenk0f8c9762002-08-19 11:57:05 +000048
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020049#define CONFIG_PHY_ADDR 1 /* PHY address */
Stefan Roesea98dfe62008-05-08 11:05:15 +020050#define CONFIG_HAS_ETH0 1
Stefan Roeseb0ff2142006-08-07 14:33:32 +020051
wdenk0f8c9762002-08-19 11:57:05 +000052#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
53
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050054/*
Stefan Roesecfe58022008-06-06 15:55:21 +020055 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger03bfcb92007-07-04 22:33:46 -050056 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -050057#define CONFIG_CMD_DATE
Jon Loeliger03bfcb92007-07-04 22:33:46 -050058#define CONFIG_CMD_PCI
Jon Loeliger03bfcb92007-07-04 22:33:46 -050059#define CONFIG_CMD_SDRAM
60#define CONFIG_CMD_SNTP
61
wdenk0f8c9762002-08-19 11:57:05 +000062#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
63
64/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
66 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
67 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
wdenk0f8c9762002-08-19 11:57:05 +000068 * The Linux BASE_BAUD define should match this configuration.
69 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
wdenk0f8c9762002-08-19 11:57:05 +000071 * set Linux BASE_BAUD to 403200.
72 */
Stefan Roese3ddce572010-09-20 16:05:31 +020073#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
75#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
76#define CONFIG_SYS_BASE_BAUD 691200
wdenk0f8c9762002-08-19 11:57:05 +000077
Stefan Roese3e1f1b32005-08-01 16:49:12 +020078/*-----------------------------------------------------------------------
79 * I2C stuff
80 *-----------------------------------------------------------------------
81 */
Dirk Eibach42b204f2013-04-25 02:40:01 +000082#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
wdenk0f8c9762002-08-19 11:57:05 +000083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_I2C_MULTI_EEPROMS
85#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
86#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
87#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
88#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roeseb0ff2142006-08-07 14:33:32 +020089
wdenk0f8c9762002-08-19 11:57:05 +000090/*-----------------------------------------------------------------------
91 * PCI stuff
92 *-----------------------------------------------------------------------
93 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020094#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
95#define PCI_HOST_FORCE 1 /* configure as pci host */
96#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk0f8c9762002-08-19 11:57:05 +000097
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020098#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +000099#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200100#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
101#define CONFIG_PCI_PNP /* do pci plug-and-play */
102 /* resource configuration */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200103#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0f8c9762002-08-19 11:57:05 +0000104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
106#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
107#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
108#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
109#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
110#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
111#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
112#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk0f8c9762002-08-19 11:57:05 +0000113
114/*-----------------------------------------------------------------------
wdenk0f8c9762002-08-19 11:57:05 +0000115 * Start addresses for the final memory configuration
116 * (Set up by the startup code)
wdenk0f8c9762002-08-19 11:57:05 +0000117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_BASE 0xFFF80000
wdenk0f8c9762002-08-19 11:57:05 +0000119
120/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200121 * Define here the location of the environment variables (FLASH or NVRAM).
122 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200123 * supported for backward compatibility.
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200124 */
125#if 1
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200126#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200127#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200128#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200129#endif
130
wdenk0f8c9762002-08-19 11:57:05 +0000131/*-----------------------------------------------------------------------
132 * FLASH organization
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200135#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_ADDR0 0x5555
146#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
147#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200148
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200149#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200150#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200152#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200153
154/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200155#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
156#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200157#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200158
wdenk0f8c9762002-08-19 11:57:05 +0000159/*-----------------------------------------------------------------------
160 * NVRAM organization
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
163#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
wdenk0f8c9762002-08-19 11:57:05 +0000164
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200165#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200166#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
167#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
wdenk0f8c9762002-08-19 11:57:05 +0000169#endif
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200170
wdenk0f8c9762002-08-19 11:57:05 +0000171/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200172 * External Bus Controller (EBC) Setup
wdenk0f8c9762002-08-19 11:57:05 +0000173 */
174
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200175/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_EBC_PB0AP 0x9B015480
177#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200178
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_EBC_PB1AP 0x02815480
180#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_EBC_PB2AP 0x04815A80
183#define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_EBC_PB3AP 0x01815280
186#define CONFIG_SYS_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_EBC_PB7AP 0x01815280
189#define CONFIG_SYS_EBC_PB7CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000190
191/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200192 * External peripheral base address
193 *-----------------------------------------------------------------------
194 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
196#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
197#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200198
199/*-----------------------------------------------------------------------
200 * Definitions for initial stack pointer and data area
wdenk0f8c9762002-08-19 11:57:05 +0000201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
wdenk0f8c9762002-08-19 11:57:05 +0000203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200205#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200206#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000208
209/*-----------------------------------------------------------------------
210 * Definitions for Serial Presence Detect EEPROM address
211 * (to get SDRAM settings)
212 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200213#define SPD_EEPROM_ADDRESS 0x50
wdenk0f8c9762002-08-19 11:57:05 +0000214
wdenk0f8c9762002-08-19 11:57:05 +0000215#endif /* __CONFIG_H */