Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Stefan Roese <sr@denx.de> |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 4 | */ |
| 5 | #ifndef __CONFIG_SOCFPGA_SR1500_H__ |
| 6 | #define __CONFIG_SOCFPGA_SR1500_H__ |
| 7 | |
| 8 | #include <asm/arch/base_addr_ac5.h> |
| 9 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 10 | /* Memory configurations */ |
| 11 | #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SR1500 */ |
| 12 | |
| 13 | /* Booting Linux */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 14 | #define CONFIG_LOADADDR 0x01000000 |
| 15 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 16 | |
| 17 | /* Ethernet on SoC (EMAC) */ |
| 18 | #define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII |
| 19 | /* The PHY is autodetected, so no MII PHY address is needed here */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 20 | #define PHY_ANEG_TIMEOUT 8000 |
| 21 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 22 | /* Environment */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 23 | |
| 24 | /* Enable SPI NOR flash reset, needed for SPI booting */ |
| 25 | #define CONFIG_SPI_N25Q256A_RESET |
| 26 | |
| 27 | /* |
| 28 | * Bootcounter |
| 29 | */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 30 | #define CONFIG_SYS_BOOTCOUNT_BE |
| 31 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 32 | /* Environment setting for SPI flash */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 33 | #define CONFIG_SYS_REDUNDAND_ENVIRONMENT |
| 34 | #define CONFIG_ENV_SECT_SIZE (64 * 1024) |
| 35 | #define CONFIG_ENV_SIZE (16 * 1024) |
Stefan Roese | 85e8439 | 2016-03-03 16:57:39 +0100 | [diff] [blame] | 36 | #define CONFIG_ENV_OFFSET 0x000e0000 |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 37 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE) |
| 38 | #define CONFIG_ENV_SPI_BUS 0 |
| 39 | #define CONFIG_ENV_SPI_CS 0 |
| 40 | #define CONFIG_ENV_SPI_MODE SPI_MODE_3 |
Stefan Roese | 85e8439 | 2016-03-03 16:57:39 +0100 | [diff] [blame] | 41 | #define CONFIG_ENV_SPI_MAX_HZ 100000000 /* Use max of 100MHz */ |
| 42 | #define CONFIG_SF_DEFAULT_SPEED 100000000 |
| 43 | |
| 44 | /* |
| 45 | * The QSPI NOR flash layout on SR1500: |
| 46 | * |
| 47 | * 0000.0000 - 0003.ffff: SPL (4 times) |
| 48 | * 0004.0000 - 000d.ffff: U-Boot |
| 49 | * 000e.0000 - 000e.ffff: env1 |
| 50 | * 000f.0000 - 000f.ffff: env2 |
| 51 | */ |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 52 | |
Marek Vasut | 4003fe2 | 2016-02-26 19:11:30 +0100 | [diff] [blame] | 53 | /* The rest of the configuration is shared */ |
| 54 | #include <configs/socfpga_common.h> |
| 55 | |
Stefan Roese | bf5ed2e | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 56 | #endif /* __CONFIG_SOCFPGA_SR1500_H__ */ |