blob: 93af7f495fd3614e808626e539025630b1541aa3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Eran Liberty9095d4a2005-07-28 10:08:46 -05002/*
3 * (C) Copyright 2000-2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
Dave Liu5245ff52007-09-18 12:36:11 +08006 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
Eran Liberty9095d4a2005-07-28 10:08:46 -05007 */
8
Mario Six7cab1472018-08-06 10:23:36 +02009#ifndef CONFIG_CLK_MPC83XX
10
Eran Liberty9095d4a2005-07-28 10:08:46 -050011#include <common.h>
12#include <mpc83xx.h>
Kim Phillipsd82b0772007-04-30 15:26:21 -050013#include <command.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070014#include <vsprintf.h>
Eran Liberty9095d4a2005-07-28 10:08:46 -050015#include <asm/processor.h>
16
Wolfgang Denk6405a152006-03-31 18:32:53 +020017DECLARE_GLOBAL_DATA_PTR;
18
Eran Liberty9095d4a2005-07-28 10:08:46 -050019/* ----------------------------------------------------------------- */
20
21typedef enum {
22 _unk,
23 _off,
24 _byp,
25 _x8,
26 _x4,
27 _x2,
28 _x1,
29 _1x,
30 _1_5x,
31 _2x,
32 _2_5x,
33 _3x
34} mult_t;
35
36typedef struct {
37 mult_t core_csb_ratio;
Kim Phillipsbae24792006-11-02 19:47:11 -060038 mult_t vco_divider;
Eran Liberty9095d4a2005-07-28 10:08:46 -050039} corecnf_t;
40
Kim Phillipsb5c312a2012-10-29 13:34:39 +000041static corecnf_t corecnf_tab[] = {
Kim Phillipsbae24792006-11-02 19:47:11 -060042 {_byp, _byp}, /* 0x00 */
43 {_byp, _byp}, /* 0x01 */
44 {_byp, _byp}, /* 0x02 */
45 {_byp, _byp}, /* 0x03 */
46 {_byp, _byp}, /* 0x04 */
47 {_byp, _byp}, /* 0x05 */
48 {_byp, _byp}, /* 0x06 */
49 {_byp, _byp}, /* 0x07 */
50 {_1x, _x2}, /* 0x08 */
51 {_1x, _x4}, /* 0x09 */
52 {_1x, _x8}, /* 0x0A */
53 {_1x, _x8}, /* 0x0B */
54 {_1_5x, _x2}, /* 0x0C */
55 {_1_5x, _x4}, /* 0x0D */
56 {_1_5x, _x8}, /* 0x0E */
57 {_1_5x, _x8}, /* 0x0F */
58 {_2x, _x2}, /* 0x10 */
59 {_2x, _x4}, /* 0x11 */
60 {_2x, _x8}, /* 0x12 */
61 {_2x, _x8}, /* 0x13 */
62 {_2_5x, _x2}, /* 0x14 */
63 {_2_5x, _x4}, /* 0x15 */
64 {_2_5x, _x8}, /* 0x16 */
65 {_2_5x, _x8}, /* 0x17 */
66 {_3x, _x2}, /* 0x18 */
67 {_3x, _x4}, /* 0x19 */
68 {_3x, _x8}, /* 0x1A */
69 {_3x, _x8}, /* 0x1B */
Eran Liberty9095d4a2005-07-28 10:08:46 -050070};
71
72/* ----------------------------------------------------------------- */
73
74/*
75 *
76 */
Kim Phillipsbae24792006-11-02 19:47:11 -060077int get_clocks(void)
Eran Liberty9095d4a2005-07-28 10:08:46 -050078{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Eran Liberty9095d4a2005-07-28 10:08:46 -050080 u32 pci_sync_in;
Kim Phillipsbae24792006-11-02 19:47:11 -060081 u8 spmf;
82 u8 clkin_div;
Eran Liberty9095d4a2005-07-28 10:08:46 -050083 u32 sccr;
84 u32 corecnf_tab_index;
Kim Phillipsbae24792006-11-02 19:47:11 -060085 u8 corepll;
Eran Liberty9095d4a2005-07-28 10:08:46 -050086 u32 lcrr;
Jon Loeligerebc72242005-08-01 13:20:47 -050087
Eran Liberty9095d4a2005-07-28 10:08:46 -050088 u32 csb_clk;
Mario Six9164bdd2019-01-21 09:17:25 +010089#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +010090 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Eran Liberty9095d4a2005-07-28 10:08:46 -050091 u32 tsec1_clk;
92 u32 tsec2_clk;
Eran Liberty9095d4a2005-07-28 10:08:46 -050093 u32 usbdr_clk;
Mario Sixb2e701c2019-01-21 09:17:24 +010094#elif defined(CONFIG_ARCH_MPC8309)
Gerlando Falautofe201cb2012-10-10 22:13:08 +000095 u32 usbdr_clk;
Dave Liua46daea2006-11-03 19:33:44 -060096#endif
Mario Six0344f5e2019-01-21 09:17:27 +010097#ifdef CONFIG_ARCH_MPC834X
Scott Woodc036fc92007-04-16 14:34:19 -050098 u32 usbmph_clk;
99#endif
Dave Liua46daea2006-11-03 19:33:44 -0600100 u32 core_clk;
101 u32 i2c1_clk;
Mario Sixbe07e552019-01-21 09:17:26 +0100102#if !defined(CONFIG_ARCH_MPC832X)
Dave Liua46daea2006-11-03 19:33:44 -0600103 u32 i2c2_clk;
Dave Liue740c462006-12-07 21:13:15 +0800104#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100105#if defined(CONFIG_ARCH_MPC8315)
Dave Liue0cfec82007-09-18 12:36:58 +0800106 u32 tdm_clk;
107#endif
Rini van Zettena2496172010-04-15 16:03:05 +0200108#if defined(CONFIG_FSL_ESDHC)
Dave Liu5245ff52007-09-18 12:36:11 +0800109 u32 sdhc_clk;
110#endif
Mario Sixb2e701c2019-01-21 09:17:24 +0100111#if !defined(CONFIG_ARCH_MPC8309)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500112 u32 enc_clk;
Gerlando Falautofe201cb2012-10-10 22:13:08 +0000113#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500114 u32 lbiu_clk;
115 u32 lclk_clk;
Kim Phillipsc02cf1e2008-03-28 10:18:40 -0500116 u32 mem_clk;
Mario Six84eb4312019-01-21 09:17:28 +0100117#if defined(CONFIG_ARCH_MPC8360)
Kim Phillipsc02cf1e2008-03-28 10:18:40 -0500118 u32 mem_sec_clk;
Dave Liue740c462006-12-07 21:13:15 +0800119#endif
Gerlando Falauto77cf2832012-10-10 22:13:06 +0000120#if defined(CONFIG_QE)
Dave Liua46daea2006-11-03 19:33:44 -0600121 u32 qepmf;
122 u32 qepdf;
Dave Liua46daea2006-11-03 19:33:44 -0600123 u32 qe_clk;
124 u32 brg_clk;
125#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100126#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100127 defined(CONFIG_ARCH_MPC837X)
Dave Liu5245ff52007-09-18 12:36:11 +0800128 u32 pciexp1_clk;
129 u32 pciexp2_clk;
Dave Liue0cfec82007-09-18 12:36:58 +0800130#endif
Mario Six60b11232019-01-21 09:17:29 +0100131#if defined(CONFIG_ARCH_MPC837X) || defined(CONFIG_ARCH_MPC8315)
Dave Liu5245ff52007-09-18 12:36:11 +0800132 u32 sata_clk;
133#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500134
Kim Phillipsbae24792006-11-02 19:47:11 -0600135 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500136 return -1;
Jon Loeligerebc72242005-08-01 13:20:47 -0500137
Dave Liua46daea2006-11-03 19:33:44 -0600138 clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200139
Dave Liua46daea2006-11-03 19:33:44 -0600140 if (im->reset.rcwh & HRCWH_PCI_HOST) {
Mario Sixd10f3182019-01-21 09:17:53 +0100141#if defined(CONFIG_SYS_CLK_FREQ)
142 pci_sync_in = CONFIG_SYS_CLK_FREQ / (1 + clkin_div);
Dave Liua46daea2006-11-03 19:33:44 -0600143#else
144 pci_sync_in = 0xDEADBEEF;
145#endif
146 } else {
147#if defined(CONFIG_83XX_PCICLK)
148 pci_sync_in = CONFIG_83XX_PCICLK;
149#else
150 pci_sync_in = 0xDEADBEEF;
151#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500152 }
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200153
Joakim Tjernlundf2af1bb2011-01-27 16:30:54 +0100154 spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
Dave Liua46daea2006-11-03 19:33:44 -0600155 csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
Jon Loeligerebc72242005-08-01 13:20:47 -0500156
Eran Liberty9095d4a2005-07-28 10:08:46 -0500157 sccr = im->clk.sccr;
Dave Liua46daea2006-11-03 19:33:44 -0600158
Mario Six9164bdd2019-01-21 09:17:25 +0100159#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100160 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500161 switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
162 case 0:
163 tsec1_clk = 0;
164 break;
165 case 1:
166 tsec1_clk = csb_clk;
167 break;
168 case 2:
169 tsec1_clk = csb_clk / 2;
170 break;
171 case 3:
172 tsec1_clk = csb_clk / 3;
173 break;
174 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500175 /* unknown SCCR_TSEC1CM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800176 return -2;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500177 }
Gerlando Falauto74735552012-10-10 22:13:07 +0000178#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500179
Mario Six9164bdd2019-01-21 09:17:25 +0100180#if defined(CONFIG_ARCH_MPC830X) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100181 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Scott Woodc036fc92007-04-16 14:34:19 -0500182 switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
183 case 0:
184 usbdr_clk = 0;
185 break;
186 case 1:
187 usbdr_clk = csb_clk;
188 break;
189 case 2:
190 usbdr_clk = csb_clk / 2;
191 break;
192 case 3:
193 usbdr_clk = csb_clk / 3;
194 break;
195 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500196 /* unknown SCCR_USBDRCM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800197 return -3;
Scott Woodc036fc92007-04-16 14:34:19 -0500198 }
199#endif
200
Mario Six9164bdd2019-01-21 09:17:25 +0100201#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC8315) || \
Mario Six60b11232019-01-21 09:17:29 +0100202 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500203 switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
204 case 0:
205 tsec2_clk = 0;
206 break;
207 case 1:
208 tsec2_clk = csb_clk;
209 break;
210 case 2:
211 tsec2_clk = csb_clk / 2;
212 break;
213 case 3:
214 tsec2_clk = csb_clk / 3;
215 break;
216 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500217 /* unknown SCCR_TSEC2CM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800218 return -4;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500219 }
Mario Six9164bdd2019-01-21 09:17:25 +0100220#elif defined(CONFIG_ARCH_MPC8313)
Dave Liu5245ff52007-09-18 12:36:11 +0800221 tsec2_clk = tsec1_clk;
Jon Loeligerebc72242005-08-01 13:20:47 -0500222
Dave Liu5245ff52007-09-18 12:36:11 +0800223 if (!(sccr & SCCR_TSEC1ON))
224 tsec1_clk = 0;
225 if (!(sccr & SCCR_TSEC2ON))
226 tsec2_clk = 0;
227#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500228
Mario Six0344f5e2019-01-21 09:17:27 +0100229#if defined(CONFIG_ARCH_MPC834X)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500230 switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
231 case 0:
232 usbmph_clk = 0;
233 break;
234 case 1:
235 usbmph_clk = csb_clk;
236 break;
237 case 2:
238 usbmph_clk = csb_clk / 2;
239 break;
240 case 3:
241 usbmph_clk = csb_clk / 3;
242 break;
243 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500244 /* unknown SCCR_USBMPHCM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800245 return -5;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500246 }
247
Kim Phillipsbae24792006-11-02 19:47:11 -0600248 if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
249 /* if USB MPH clock is not disabled and
250 * USB DR clock is not disabled then
251 * USB MPH & USB DR must have the same rate
252 */
Dave Liu5245ff52007-09-18 12:36:11 +0800253 return -6;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500254 }
Dave Liu5245ff52007-09-18 12:36:11 +0800255#endif
Mario Sixb2e701c2019-01-21 09:17:24 +0100256#if !defined(CONFIG_ARCH_MPC8309)
Dave Liu5245ff52007-09-18 12:36:11 +0800257 switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
258 case 0:
259 enc_clk = 0;
260 break;
261 case 1:
262 enc_clk = csb_clk;
263 break;
264 case 2:
265 enc_clk = csb_clk / 2;
266 break;
267 case 3:
268 enc_clk = csb_clk / 3;
269 break;
270 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500271 /* unknown SCCR_ENCCM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800272 return -7;
273 }
Gerlando Falautofe201cb2012-10-10 22:13:08 +0000274#endif
Scott Woodc036fc92007-04-16 14:34:19 -0500275
Rini van Zettena2496172010-04-15 16:03:05 +0200276#if defined(CONFIG_FSL_ESDHC)
Dave Liu5245ff52007-09-18 12:36:11 +0800277 switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
278 case 0:
279 sdhc_clk = 0;
280 break;
281 case 1:
282 sdhc_clk = csb_clk;
283 break;
284 case 2:
285 sdhc_clk = csb_clk / 2;
286 break;
287 case 3:
288 sdhc_clk = csb_clk / 3;
289 break;
290 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500291 /* unknown SCCR_SDHCCM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800292 return -8;
293 }
Dave Liua46daea2006-11-03 19:33:44 -0600294#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100295#if defined(CONFIG_ARCH_MPC8315)
Dave Liue0cfec82007-09-18 12:36:58 +0800296 switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
297 case 0:
298 tdm_clk = 0;
299 break;
300 case 1:
301 tdm_clk = csb_clk;
302 break;
303 case 2:
304 tdm_clk = csb_clk / 2;
305 break;
306 case 3:
307 tdm_clk = csb_clk / 3;
308 break;
309 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500310 /* unknown SCCR_TDMCM value */
Dave Liue0cfec82007-09-18 12:36:58 +0800311 return -8;
312 }
313#endif
Scott Woodc036fc92007-04-16 14:34:19 -0500314
Mario Six0344f5e2019-01-21 09:17:27 +0100315#if defined(CONFIG_ARCH_MPC834X)
Dave Liu5245ff52007-09-18 12:36:11 +0800316 i2c1_clk = tsec2_clk;
Mario Six84eb4312019-01-21 09:17:28 +0100317#elif defined(CONFIG_ARCH_MPC8360)
Dave Liua46daea2006-11-03 19:33:44 -0600318 i2c1_clk = csb_clk;
Mario Sixbe07e552019-01-21 09:17:26 +0100319#elif defined(CONFIG_ARCH_MPC832X)
Dave Liu5245ff52007-09-18 12:36:11 +0800320 i2c1_clk = enc_clk;
Mario Six9164bdd2019-01-21 09:17:25 +0100321#elif defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X)
Dave Liu5245ff52007-09-18 12:36:11 +0800322 i2c1_clk = enc_clk;
Rini van Zettena2496172010-04-15 16:03:05 +0200323#elif defined(CONFIG_FSL_ESDHC)
Dave Liu5245ff52007-09-18 12:36:11 +0800324 i2c1_clk = sdhc_clk;
Mario Six60b11232019-01-21 09:17:29 +0100325#elif defined(CONFIG_ARCH_MPC837X)
Andre Schwarza76cc612011-04-14 14:57:40 +0200326 i2c1_clk = enc_clk;
Mario Sixb2e701c2019-01-21 09:17:24 +0100327#elif defined(CONFIG_ARCH_MPC8309)
Gerlando Falautofe201cb2012-10-10 22:13:08 +0000328 i2c1_clk = csb_clk;
Dave Liua46daea2006-11-03 19:33:44 -0600329#endif
Mario Sixbe07e552019-01-21 09:17:26 +0100330#if !defined(CONFIG_ARCH_MPC832X)
Dave Liu5245ff52007-09-18 12:36:11 +0800331 i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
Dave Liue740c462006-12-07 21:13:15 +0800332#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500333
Mario Six9164bdd2019-01-21 09:17:25 +0100334#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100335 defined(CONFIG_ARCH_MPC837X)
Dave Liu5245ff52007-09-18 12:36:11 +0800336 switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
Dave Liua46daea2006-11-03 19:33:44 -0600337 case 0:
Dave Liu5245ff52007-09-18 12:36:11 +0800338 pciexp1_clk = 0;
Dave Liua46daea2006-11-03 19:33:44 -0600339 break;
340 case 1:
Dave Liu5245ff52007-09-18 12:36:11 +0800341 pciexp1_clk = csb_clk;
Dave Liua46daea2006-11-03 19:33:44 -0600342 break;
343 case 2:
Dave Liu5245ff52007-09-18 12:36:11 +0800344 pciexp1_clk = csb_clk / 2;
Dave Liua46daea2006-11-03 19:33:44 -0600345 break;
346 case 3:
Dave Liu5245ff52007-09-18 12:36:11 +0800347 pciexp1_clk = csb_clk / 3;
Dave Liua46daea2006-11-03 19:33:44 -0600348 break;
349 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500350 /* unknown SCCR_PCIEXP1CM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800351 return -9;
Dave Liua46daea2006-11-03 19:33:44 -0600352 }
Dave Liue740c462006-12-07 21:13:15 +0800353
Dave Liu5245ff52007-09-18 12:36:11 +0800354 switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
355 case 0:
356 pciexp2_clk = 0;
357 break;
358 case 1:
359 pciexp2_clk = csb_clk;
360 break;
361 case 2:
362 pciexp2_clk = csb_clk / 2;
363 break;
364 case 3:
365 pciexp2_clk = csb_clk / 3;
366 break;
367 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500368 /* unknown SCCR_PCIEXP2CM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800369 return -10;
370 }
371#endif
372
Mario Six60b11232019-01-21 09:17:29 +0100373#if defined(CONFIG_ARCH_MPC837X) || defined(CONFIG_ARCH_MPC8315)
Dave Liub7896ad2008-01-17 18:23:19 +0800374 switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
375 case 0:
Dave Liu5245ff52007-09-18 12:36:11 +0800376 sata_clk = 0;
377 break;
Dave Liub7896ad2008-01-17 18:23:19 +0800378 case 1:
Dave Liu5245ff52007-09-18 12:36:11 +0800379 sata_clk = csb_clk;
380 break;
Dave Liub7896ad2008-01-17 18:23:19 +0800381 case 2:
Dave Liu5245ff52007-09-18 12:36:11 +0800382 sata_clk = csb_clk / 2;
383 break;
Dave Liub7896ad2008-01-17 18:23:19 +0800384 case 3:
Dave Liu5245ff52007-09-18 12:36:11 +0800385 sata_clk = csb_clk / 3;
386 break;
387 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500388 /* unknown SCCR_SATA1CM value */
Dave Liu5245ff52007-09-18 12:36:11 +0800389 return -11;
390 }
391#endif
392
Kim Phillipsbae24792006-11-02 19:47:11 -0600393 lbiu_clk = csb_clk *
Joakim Tjernlundf2af1bb2011-01-27 16:30:54 +0100394 (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Becky Bruce0d4cee12010-06-17 11:37:20 -0500395 lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500396 switch (lcrr) {
397 case 2:
398 case 4:
399 case 8:
400 lclk_clk = lbiu_clk / lcrr;
401 break;
402 default:
403 /* unknown lcrr */
Dave Liu5245ff52007-09-18 12:36:11 +0800404 return -12;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500405 }
Dave Liue740c462006-12-07 21:13:15 +0800406
Kim Phillipsc02cf1e2008-03-28 10:18:40 -0500407 mem_clk = csb_clk *
Joakim Tjernlundf2af1bb2011-01-27 16:30:54 +0100408 (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
409 corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
410
Mario Six84eb4312019-01-21 09:17:28 +0100411#if defined(CONFIG_ARCH_MPC8360)
Kim Phillipsc02cf1e2008-03-28 10:18:40 -0500412 mem_sec_clk = csb_clk * (1 +
Joakim Tjernlundf2af1bb2011-01-27 16:30:54 +0100413 ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Dave Liua46daea2006-11-03 19:33:44 -0600414#endif
Dave Liua46daea2006-11-03 19:33:44 -0600415
Eran Liberty9095d4a2005-07-28 10:08:46 -0500416 corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
Robert P. J. Day0c911592016-05-23 06:49:21 -0400417 if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500418 /* corecnf_tab_index is too high, possibly wrong value */
Eran Liberty9095d4a2005-07-28 10:08:46 -0500419 return -11;
420 }
421 switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
422 case _byp:
423 case _x1:
424 case _1x:
425 core_clk = csb_clk;
426 break;
427 case _1_5x:
428 core_clk = (3 * csb_clk) / 2;
429 break;
430 case _2x:
431 core_clk = 2 * csb_clk;
432 break;
433 case _2_5x:
Kim Phillipsbae24792006-11-02 19:47:11 -0600434 core_clk = (5 * csb_clk) / 2;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500435 break;
436 case _3x:
437 core_clk = 3 * csb_clk;
438 break;
439 default:
Robert P. J. Daycbd618f2015-12-16 12:25:42 -0500440 /* unknown core to csb ratio */
Dave Liu5245ff52007-09-18 12:36:11 +0800441 return -13;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500442 }
Jon Loeligerebc72242005-08-01 13:20:47 -0500443
Gerlando Falauto77cf2832012-10-10 22:13:06 +0000444#if defined(CONFIG_QE)
Joakim Tjernlundf2af1bb2011-01-27 16:30:54 +0100445 qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
446 qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
Kim Phillipsbae24792006-11-02 19:47:11 -0600447 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
Dave Liua46daea2006-11-03 19:33:44 -0600448 brg_clk = qe_clk / 2;
449#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500450
Simon Glasscc76e9e2012-12-13 20:48:47 +0000451 gd->arch.csb_clk = csb_clk;
Mario Six9164bdd2019-01-21 09:17:25 +0100452#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100453 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000454 gd->arch.tsec1_clk = tsec1_clk;
455 gd->arch.tsec2_clk = tsec2_clk;
456 gd->arch.usbdr_clk = usbdr_clk;
Mario Sixb2e701c2019-01-21 09:17:24 +0100457#elif defined(CONFIG_ARCH_MPC8309)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000458 gd->arch.usbdr_clk = usbdr_clk;
Dave Liua46daea2006-11-03 19:33:44 -0600459#endif
Mario Six0344f5e2019-01-21 09:17:27 +0100460#if defined(CONFIG_ARCH_MPC834X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000461 gd->arch.usbmph_clk = usbmph_clk;
Scott Woodc036fc92007-04-16 14:34:19 -0500462#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100463#if defined(CONFIG_ARCH_MPC8315)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000464 gd->arch.tdm_clk = tdm_clk;
Dave Liue0cfec82007-09-18 12:36:58 +0800465#endif
Rini van Zettena2496172010-04-15 16:03:05 +0200466#if defined(CONFIG_FSL_ESDHC)
Simon Glass9e247d12012-12-13 20:49:05 +0000467 gd->arch.sdhc_clk = sdhc_clk;
Dave Liu5245ff52007-09-18 12:36:11 +0800468#endif
Simon Glasscc76e9e2012-12-13 20:48:47 +0000469 gd->arch.core_clk = core_clk;
Simon Glassc2baaec2012-12-13 20:48:49 +0000470 gd->arch.i2c1_clk = i2c1_clk;
Mario Sixbe07e552019-01-21 09:17:26 +0100471#if !defined(CONFIG_ARCH_MPC832X)
Simon Glassc2baaec2012-12-13 20:48:49 +0000472 gd->arch.i2c2_clk = i2c2_clk;
Dave Liue740c462006-12-07 21:13:15 +0800473#endif
Mario Sixb2e701c2019-01-21 09:17:24 +0100474#if !defined(CONFIG_ARCH_MPC8309)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000475 gd->arch.enc_clk = enc_clk;
Gerlando Falautofe201cb2012-10-10 22:13:08 +0000476#endif
Simon Glasscc76e9e2012-12-13 20:48:47 +0000477 gd->arch.lbiu_clk = lbiu_clk;
478 gd->arch.lclk_clk = lclk_clk;
Kim Phillipsc02cf1e2008-03-28 10:18:40 -0500479 gd->mem_clk = mem_clk;
Mario Six84eb4312019-01-21 09:17:28 +0100480#if defined(CONFIG_ARCH_MPC8360)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000481 gd->arch.mem_sec_clk = mem_sec_clk;
Dave Liue740c462006-12-07 21:13:15 +0800482#endif
Gerlando Falauto77cf2832012-10-10 22:13:06 +0000483#if defined(CONFIG_QE)
Simon Glass8518b172012-12-13 20:48:50 +0000484 gd->arch.qe_clk = qe_clk;
Simon Glass34a194f2012-12-13 20:48:44 +0000485 gd->arch.brg_clk = brg_clk;
Dave Liua46daea2006-11-03 19:33:44 -0600486#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100487#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100488 defined(CONFIG_ARCH_MPC837X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000489 gd->arch.pciexp1_clk = pciexp1_clk;
490 gd->arch.pciexp2_clk = pciexp2_clk;
Dave Liue0cfec82007-09-18 12:36:58 +0800491#endif
Mario Six60b11232019-01-21 09:17:29 +0100492#if defined(CONFIG_ARCH_MPC837X) || defined(CONFIG_ARCH_MPC8315)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000493 gd->arch.sata_clk = sata_clk;
Dave Liu5245ff52007-09-18 12:36:11 +0800494#endif
Kim Phillipscd9fd702007-08-15 22:30:19 -0500495 gd->pci_clk = pci_sync_in;
Simon Glasscc76e9e2012-12-13 20:48:47 +0000496 gd->cpu_clk = gd->arch.core_clk;
497 gd->bus_clk = gd->arch.csb_clk;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500498 return 0;
Dave Liua46daea2006-11-03 19:33:44 -0600499
Eran Liberty9095d4a2005-07-28 10:08:46 -0500500}
501
502/********************************************
503 * get_bus_freq
504 * return system bus freq in Hz
505 *********************************************/
Kim Phillipsbae24792006-11-02 19:47:11 -0600506ulong get_bus_freq(ulong dummy)
Eran Liberty9095d4a2005-07-28 10:08:46 -0500507{
Simon Glasscc76e9e2012-12-13 20:48:47 +0000508 return gd->arch.csb_clk;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500509}
510
York Sune12ce982011-08-26 11:32:44 -0700511/********************************************
512 * get_ddr_freq
513 * return ddr bus freq in Hz
514 *********************************************/
515ulong get_ddr_freq(ulong dummy)
516{
517 return gd->mem_clk;
518}
519
Mario Six2fc52272019-01-21 09:18:05 +0100520int get_serial_clock(void)
521{
522 return get_bus_freq(0);
523}
524
Kim Phillipsb5c312a2012-10-29 13:34:39 +0000525static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Eran Liberty9095d4a2005-07-28 10:08:46 -0500526{
Wolfgang Denk20591042008-10-19 02:35:49 +0200527 char buf[32];
528
Eran Liberty9095d4a2005-07-28 10:08:46 -0500529 printf("Clock configuration:\n");
Simon Glasscc76e9e2012-12-13 20:48:47 +0000530 printf(" Core: %-4s MHz\n",
531 strmhz(buf, gd->arch.core_clk));
532 printf(" Coherent System Bus: %-4s MHz\n",
533 strmhz(buf, gd->arch.csb_clk));
Gerlando Falauto77cf2832012-10-10 22:13:06 +0000534#if defined(CONFIG_QE)
Simon Glass8518b172012-12-13 20:48:50 +0000535 printf(" QE: %-4s MHz\n",
536 strmhz(buf, gd->arch.qe_clk));
Simon Glass34a194f2012-12-13 20:48:44 +0000537 printf(" BRG: %-4s MHz\n",
538 strmhz(buf, gd->arch.brg_clk));
Dave Liua46daea2006-11-03 19:33:44 -0600539#endif
Simon Glasscc76e9e2012-12-13 20:48:47 +0000540 printf(" Local Bus Controller:%-4s MHz\n",
541 strmhz(buf, gd->arch.lbiu_clk));
542 printf(" Local Bus: %-4s MHz\n",
543 strmhz(buf, gd->arch.lclk_clk));
Wolfgang Denk20591042008-10-19 02:35:49 +0200544 printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
Mario Six84eb4312019-01-21 09:17:28 +0100545#if defined(CONFIG_ARCH_MPC8360)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000546 printf(" DDR Secondary: %-4s MHz\n",
547 strmhz(buf, gd->arch.mem_sec_clk));
Dave Liua46daea2006-11-03 19:33:44 -0600548#endif
Mario Sixb2e701c2019-01-21 09:17:24 +0100549#if !defined(CONFIG_ARCH_MPC8309)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000550 printf(" SEC: %-4s MHz\n",
551 strmhz(buf, gd->arch.enc_clk));
Gerlando Falautofe201cb2012-10-10 22:13:08 +0000552#endif
Simon Glassc2baaec2012-12-13 20:48:49 +0000553 printf(" I2C1: %-4s MHz\n",
554 strmhz(buf, gd->arch.i2c1_clk));
Mario Sixbe07e552019-01-21 09:17:26 +0100555#if !defined(CONFIG_ARCH_MPC832X)
Simon Glassc2baaec2012-12-13 20:48:49 +0000556 printf(" I2C2: %-4s MHz\n",
557 strmhz(buf, gd->arch.i2c2_clk));
Dave Liue740c462006-12-07 21:13:15 +0800558#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100559#if defined(CONFIG_ARCH_MPC8315)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000560 printf(" TDM: %-4s MHz\n",
561 strmhz(buf, gd->arch.tdm_clk));
Dave Liue0cfec82007-09-18 12:36:58 +0800562#endif
Rini van Zettena2496172010-04-15 16:03:05 +0200563#if defined(CONFIG_FSL_ESDHC)
Simon Glass9e247d12012-12-13 20:49:05 +0000564 printf(" SDHC: %-4s MHz\n",
565 strmhz(buf, gd->arch.sdhc_clk));
Dave Liu5245ff52007-09-18 12:36:11 +0800566#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100567#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100568 defined(CONFIG_ARCH_MPC834X) || defined(CONFIG_ARCH_MPC837X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000569 printf(" TSEC1: %-4s MHz\n",
570 strmhz(buf, gd->arch.tsec1_clk));
571 printf(" TSEC2: %-4s MHz\n",
572 strmhz(buf, gd->arch.tsec2_clk));
573 printf(" USB DR: %-4s MHz\n",
574 strmhz(buf, gd->arch.usbdr_clk));
Mario Sixb2e701c2019-01-21 09:17:24 +0100575#elif defined(CONFIG_ARCH_MPC8309)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000576 printf(" USB DR: %-4s MHz\n",
577 strmhz(buf, gd->arch.usbdr_clk));
Dave Liua46daea2006-11-03 19:33:44 -0600578#endif
Mario Six0344f5e2019-01-21 09:17:27 +0100579#if defined(CONFIG_ARCH_MPC834X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000580 printf(" USB MPH: %-4s MHz\n",
581 strmhz(buf, gd->arch.usbmph_clk));
Scott Woodc036fc92007-04-16 14:34:19 -0500582#endif
Mario Six9164bdd2019-01-21 09:17:25 +0100583#if defined(CONFIG_ARCH_MPC8308) || defined(CONFIG_ARCH_MPC831X) || \
Mario Six60b11232019-01-21 09:17:29 +0100584 defined(CONFIG_ARCH_MPC837X)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000585 printf(" PCIEXP1: %-4s MHz\n",
586 strmhz(buf, gd->arch.pciexp1_clk));
587 printf(" PCIEXP2: %-4s MHz\n",
588 strmhz(buf, gd->arch.pciexp2_clk));
Dave Liue0cfec82007-09-18 12:36:58 +0800589#endif
Mario Six60b11232019-01-21 09:17:29 +0100590#if defined(CONFIG_ARCH_MPC837X) || defined(CONFIG_ARCH_MPC8315)
Simon Glasscc76e9e2012-12-13 20:48:47 +0000591 printf(" SATA: %-4s MHz\n",
592 strmhz(buf, gd->arch.sata_clk));
Dave Liu5245ff52007-09-18 12:36:11 +0800593#endif
Jon Loeligerebc72242005-08-01 13:20:47 -0500594 return 0;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500595}
Kim Phillipsd82b0772007-04-30 15:26:21 -0500596
597U_BOOT_CMD(clocks, 1, 0, do_clocks,
Peter Tyserdfb72b82009-01-27 18:03:12 -0600598 "print clock configuration",
Wolfgang Denkc54781c2009-05-24 17:06:54 +0200599 " clocks"
Kim Phillipsd82b0772007-04-30 15:26:21 -0500600);
Mario Six7cab1472018-08-06 10:23:36 +0200601
602#endif