Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2008 |
| 4 | * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com. |
| 5 | * |
| 6 | * Wolfgang Denk <wd@denx.de> |
| 7 | * Copyright 2004 Freescale Semiconductor. |
| 8 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 9 | * Xianghua Xiao <X.Xiao@motorola.com> |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | /* |
| 13 | * Socrates |
| 14 | */ |
| 15 | |
| 16 | #ifndef __CONFIG_H |
| 17 | #define __CONFIG_H |
| 18 | |
| 19 | /* High Level Configuration Options */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 20 | #define CONFIG_SOCRATES 1 |
| 21 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 22 | /* |
| 23 | * Only possible on E500 Version 2 or newer cores. |
| 24 | */ |
| 25 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 26 | |
| 27 | /* |
| 28 | * sysclk for MPC85xx |
| 29 | * |
| 30 | * Two valid values are: |
| 31 | * 33000000 |
| 32 | * 66000000 |
| 33 | * |
| 34 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
| 35 | * is likely the desired value here, so that is now the default. |
| 36 | * The board, however, can run at 66MHz. In any event, this value |
| 37 | * must match the settings of some switches. Details can be found |
| 38 | * in the README.mpc85xxads. |
| 39 | */ |
| 40 | |
| 41 | #ifndef CONFIG_SYS_CLK_FREQ |
| 42 | #define CONFIG_SYS_CLK_FREQ 66666666 |
| 43 | #endif |
| 44 | |
| 45 | /* |
| 46 | * These can be toggled for performance analysis, otherwise use default. |
| 47 | */ |
| 48 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 49 | #define CONFIG_BTB /* toggle branch predition */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 50 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 52 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 54 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 55 | #define CONFIG_SYS_CCSRBAR 0xE0000000 |
| 56 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 57 | |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 58 | /* DDR Setup */ |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 59 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
| 60 | #define CONFIG_DDR_SPD |
| 61 | |
| 62 | #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 63 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 64 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 66 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 67 | #define CONFIG_VERY_BIG_RAM |
| 68 | |
Kumar Gala | 01135a8 | 2008-08-26 22:56:56 -0500 | [diff] [blame] | 69 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 70 | #define CONFIG_CHIP_SELECTS_PER_CTRL 2 |
| 71 | |
| 72 | /* I2C addresses of SPD EEPROMs */ |
Anatolij Gustschin | 2c04bc3 | 2008-09-17 11:45:51 +0200 | [diff] [blame] | 73 | #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 74 | |
| 75 | #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */ |
| 76 | |
| 77 | /* Hardcoded values, to use instead of SPD */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f |
| 79 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 |
| 80 | #define CONFIG_SYS_DDR_TIMING_0 0x00260802 |
| 81 | #define CONFIG_SYS_DDR_TIMING_1 0x3935D322 |
| 82 | #define CONFIG_SYS_DDR_TIMING_2 0x14904CC8 |
| 83 | #define CONFIG_SYS_DDR_MODE 0x00480432 |
| 84 | #define CONFIG_SYS_DDR_INTERVAL 0x030C0100 |
| 85 | #define CONFIG_SYS_DDR_CONFIG_2 0x04400000 |
| 86 | #define CONFIG_SYS_DDR_CONFIG 0xC3008000 |
| 87 | #define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000 |
| 88 | #define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 89 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 90 | /* |
| 91 | * Flash on the LocalBus |
| 92 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 94 | |
Heiko Schocher | 27b9b72 | 2019-10-16 05:55:46 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_FLASH_QUIET_TEST |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_FLASH0 0xFE000000 |
| 97 | #define CONFIG_SYS_FLASH1 0xFC000000 |
| 98 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 } |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */ |
| 101 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 102 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */ |
| 104 | #define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */ |
| 105 | #define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */ |
| 106 | #define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 109 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */ |
| 110 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 111 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 112 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 113 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 117 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 118 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 119 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 122 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 124 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 127 | |
Detlev Zundel | 2aba8a1 | 2010-04-14 11:32:20 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 130 | |
| 131 | /* FPGA and NAND */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_FPGA_BASE 0xc0000000 |
| 133 | #define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */ |
| 134 | #define CONFIG_SYS_HMI_BASE 0xc0010000 |
| 135 | #define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */ |
| 136 | #define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70) |
| 139 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 140 | |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 141 | /* LIME GDC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_LIME_BASE 0xc8000000 |
| 143 | #define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */ |
| 144 | #define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */ |
| 145 | #define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */ |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 146 | |
Heiko Schocher | f707b40 | 2019-10-16 05:55:52 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
Anatolij Gustschin | e6f5c91 | 2008-08-15 15:42:13 +0200 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 |
Sergei Poselenov | 92cdc44 | 2008-05-27 10:36:07 +0200 | [diff] [blame] | 150 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 151 | /* |
| 152 | * General PCI |
| 153 | * Memory space is mapped 1-1. |
| 154 | */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 155 | |
Sergei Poselenov | e13be1a | 2008-05-27 13:47:00 +0200 | [diff] [blame] | 156 | /* PCI is clocked by the external source at 33 MHz */ |
| 157 | #define CONFIG_PCI_CLK_FREQ 33000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 159 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 160 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
| 161 | #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000 |
| 162 | #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE |
| 163 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 164 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 165 | #define CONFIG_TSEC1 1 |
| 166 | #define CONFIG_TSEC1_NAME "TSEC0" |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 167 | #define CONFIG_TSEC3 1 |
| 168 | #define CONFIG_TSEC3_NAME "TSEC1" |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 169 | #undef CONFIG_MPC85XX_FEC |
| 170 | |
| 171 | #define TSEC1_PHY_ADDR 0 |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 172 | #define TSEC3_PHY_ADDR 1 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 173 | |
| 174 | #define TSEC1_PHYIDX 0 |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 175 | #define TSEC3_PHYIDX 0 |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 176 | #define TSEC1_FLAGS TSEC_GIGABIT |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 177 | #define TSEC3_FLAGS TSEC_GIGABIT |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 178 | |
Sergei Poselenov | 6be5775 | 2008-05-08 17:46:23 +0200 | [diff] [blame] | 179 | /* Options are: TSEC[0,1] */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 180 | #define CONFIG_ETHPRIME "TSEC0" |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 181 | |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 182 | #define CONFIG_HAS_ETH0 |
| 183 | #define CONFIG_HAS_ETH1 |
| 184 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 185 | /* |
| 186 | * Environment |
| 187 | */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 188 | |
| 189 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 191 | |
| 192 | #define CONFIG_TIMESTAMP /* Print image info with ts */ |
| 193 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 194 | /* |
| 195 | * BOOTP options |
| 196 | */ |
| 197 | #define CONFIG_BOOTP_BOOTFILESIZE |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 198 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 199 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 200 | |
| 201 | /* |
| 202 | * Miscellaneous configurable options |
| 203 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 205 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 206 | /* |
| 207 | * For booting Linux, the board info and command line data |
| 208 | * have to be in the first 8 MB of memory, since this is |
| 209 | * the maximum mapped by the Linux kernel during initialization. |
| 210 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 212 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 213 | #if defined(CONFIG_CMD_KGDB) |
| 214 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 215 | #endif |
| 216 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 217 | #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/ |
| 218 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 219 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 220 | "netdev=eth0\0" \ |
| 221 | "consdev=ttyS0\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 222 | "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \ |
| 223 | "bootfile=/home/tftp/syscon3/uImage\0" \ |
| 224 | "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \ |
| 225 | "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \ |
Heiko Schocher | 66daf32 | 2019-10-16 05:55:49 +0200 | [diff] [blame] | 226 | "uboot_addr=FFF60000\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 227 | "kernel_addr=FE000000\0" \ |
| 228 | "fdt_addr=FE1E0000\0" \ |
| 229 | "ramdisk_addr=FE200000\0" \ |
| 230 | "fdt_addr_r=B00000\0" \ |
| 231 | "kernel_addr_r=200000\0" \ |
| 232 | "ramdisk_addr_r=400000\0" \ |
| 233 | "rootpath=/opt/eldk/ppc_85xxDP\0" \ |
| 234 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 235 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 236 | "nfsroot=$serverip:$rootpath\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 237 | "addcons=setenv bootargs $bootargs " \ |
| 238 | "console=$consdev,$baudrate\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 239 | "addip=setenv bootargs $bootargs " \ |
| 240 | "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ |
| 241 | ":$hostname:$netdev:off panic=1\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 242 | "boot_nor=run ramargs addcons;" \ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 243 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 244 | "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ |
| 245 | "tftp ${fdt_addr_r} ${fdt_file}; " \ |
| 246 | "run nfsargs addip addcons;" \ |
| 247 | "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 248 | "update_uboot=tftp 100000 ${uboot_file};" \ |
Heiko Schocher | 66daf32 | 2019-10-16 05:55:49 +0200 | [diff] [blame] | 249 | "protect off fff60000 ffffffff;" \ |
| 250 | "era fff60000 ffffffff;" \ |
| 251 | "cp.b 100000 fff60000 ${filesize};" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 252 | "setenv filesize;saveenv\0" \ |
| 253 | "update_kernel=tftp 100000 ${bootfile};" \ |
| 254 | "era fe000000 fe1dffff;" \ |
| 255 | "cp.b 100000 fe000000 ${filesize};" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 256 | "setenv filesize;saveenv\0" \ |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 257 | "update_fdt=tftp 100000 ${fdt_file};" \ |
| 258 | "era fe1e0000 fe1fffff;" \ |
| 259 | "cp.b 100000 fe1e0000 ${filesize};" \ |
| 260 | "setenv filesize;saveenv\0" \ |
| 261 | "update_initrd=tftp 100000 ${initrd_file};" \ |
| 262 | "era fe200000 fe9fffff;" \ |
| 263 | "cp.b 100000 fe200000 ${filesize};" \ |
| 264 | "setenv filesize;saveenv\0" \ |
| 265 | "clean_data=era fea00000 fff5ffff\0" \ |
| 266 | "usbargs=setenv bootargs root=/dev/sda1 rw\0" \ |
| 267 | "load_usb=usb start;" \ |
| 268 | "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \ |
| 269 | "boot_usb=run load_usb usbargs addcons;" \ |
| 270 | "bootm ${kernel_addr_r} - ${fdt_addr};" \ |
| 271 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 272 | "" |
Detlev Zundel | 0244f67 | 2008-08-15 15:42:12 +0200 | [diff] [blame] | 273 | #define CONFIG_BOOTCOMMAND "run boot_nor" |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 274 | |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 275 | /* pass open firmware flat tree */ |
Sergei Poselenov | 09842c5 | 2008-05-07 15:10:49 +0200 | [diff] [blame] | 276 | |
Sergei Poselenov | eeaaa61 | 2008-05-27 11:49:13 +0200 | [diff] [blame] | 277 | /* USB support */ |
| 278 | #define CONFIG_USB_OHCI_NEW 1 |
| 279 | #define CONFIG_PCI_OHCI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 281 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
| 282 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
Sergei Poselenov | eeaaa61 | 2008-05-27 11:49:13 +0200 | [diff] [blame] | 283 | |
Sergei Poselenov | f2bf96c | 2008-04-30 11:42:50 +0200 | [diff] [blame] | 284 | #endif /* __CONFIG_H */ |