blob: f44b9bbc53e290b6bfa67066628084924ec18ca6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass4a56f102015-01-27 22:13:47 -07002/*
3 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
Simon Glass4a56f102015-01-27 22:13:47 -07004 */
5
6/dts-v1/;
7
Bin Meng497c5162017-05-31 01:04:14 -07008#include <asm/arch-baytrail/fsp/fsp_configs.h>
Gabriel Huauf8135482015-05-25 22:27:37 -07009#include <dt-bindings/gpio/x86-gpio.h>
Simon Glass7133c392015-08-13 10:36:16 -060010#include <dt-bindings/interrupt-router/intel-irq.h>
Gabriel Huauf8135482015-05-25 22:27:37 -070011
Simon Glass4a56f102015-01-27 22:13:47 -070012/include/ "skeleton.dtsi"
13/include/ "serial.dtsi"
Bin Mengaf5b8d22018-07-19 03:07:33 -070014/include/ "reset.dtsi"
Bin Meng770fd332015-07-15 16:23:39 +080015/include/ "rtc.dtsi"
Simon Glass4a56f102015-01-27 22:13:47 -070016
Bin Meng8967f632021-07-28 12:00:23 +080017#include "tsc_timer.dtsi"
Simon Glassbee77f62020-11-05 06:32:17 -070018#include "smbios.dtsi"
19
Simon Glass4a56f102015-01-27 22:13:47 -070020/ {
21 model = "Intel Minnowboard Max";
22 compatible = "intel,minnowmax", "intel,baytrail";
23
24 aliases {
25 serial0 = &serial;
Bin Meng4f8d4e92016-01-27 00:56:34 -080026 spi0 = &spi;
Simon Glass4a56f102015-01-27 22:13:47 -070027 };
28
29 config {
30 silent_console = <0>;
31 };
32
Gabriel Huauf8135482015-05-25 22:27:37 -070033 pch_pinctrl {
34 compatible = "intel,x86-pinctrl";
Bin Mengde6d1982016-06-08 05:07:33 -070035 reg = <0 0>;
Gabriel Huauf8135482015-05-25 22:27:37 -070036
Simon Glass1b464852015-08-22 15:58:53 -060037 /* GPIO E0 */
38 soc_gpio_s5_0@0 {
39 gpio-offset = <0x80 0>;
Simon Glass1b464852015-08-22 15:58:53 -060040 mode-gpio;
41 output-value = <0>;
42 direction = <PIN_OUTPUT>;
43 };
44
45 /* GPIO E1 */
46 soc_gpio_s5_1@0 {
47 gpio-offset = <0x80 1>;
Simon Glass1b464852015-08-22 15:58:53 -060048 mode-gpio;
49 output-value = <0>;
50 direction = <PIN_OUTPUT>;
51 };
52
53 /* GPIO E2 */
54 soc_gpio_s5_2@0 {
55 gpio-offset = <0x80 2>;
Simon Glass1b464852015-08-22 15:58:53 -060056 mode-gpio;
57 output-value = <0>;
58 direction = <PIN_OUTPUT>;
59 };
60
Gabriel Huauf8135482015-05-25 22:27:37 -070061 pin_usb_host_en0@0 {
62 gpio-offset = <0x80 8>;
Gabriel Huauf8135482015-05-25 22:27:37 -070063 mode-gpio;
64 output-value = <1>;
65 direction = <PIN_OUTPUT>;
66 };
67
68 pin_usb_host_en1@0 {
69 gpio-offset = <0x80 9>;
Gabriel Huauf8135482015-05-25 22:27:37 -070070 mode-gpio;
71 output-value = <1>;
72 direction = <PIN_OUTPUT>;
73 };
Bin Menge4d977f2016-06-08 05:07:35 -070074
75 /*
76 * As of today, the latest version FSP (gold4) for BayTrail
77 * misses the PAD configuration of the SD controller's Card
78 * Detect signal. The default PAD value for the CD pin sets
79 * the pin to work in GPIO mode, which causes card detect
80 * status cannot be reflected by the Present State register
81 * in the SD controller (bit 16 & bit 18 are always zero).
82 *
83 * Configure this pin to function 1 (SD controller).
84 */
85 sdmmc3_cd@0 {
86 pad-offset = <0x3a0>;
87 mode-func = <1>;
88 };
Gabriel Huauf8135482015-05-25 22:27:37 -070089 };
90
Simon Glass4a56f102015-01-27 22:13:47 -070091 chosen {
92 stdout-path = "/serial";
93 };
94
Simon Glass1eaaf6c2015-04-29 22:26:03 -060095 cpus {
96 #address-cells = <1>;
97 #size-cells = <0>;
98
99 cpu@0 {
100 device_type = "cpu";
101 compatible = "intel,baytrail-cpu";
102 reg = <0>;
103 intel,apic-id = <0>;
104 };
105
106 cpu@1 {
107 device_type = "cpu";
108 compatible = "intel,baytrail-cpu";
109 reg = <1>;
110 intel,apic-id = <4>;
111 };
112
113 };
114
Simon Glass0e87edc2015-07-03 18:28:26 -0600115 pci {
116 compatible = "intel,pci-baytrail", "pci-x86";
117 #address-cells = <3>;
118 #size-cells = <2>;
Simon Glassd3a98cb2023-02-13 08:56:33 -0700119 bootph-all;
Simon Glass7133c392015-08-13 10:36:16 -0600120 ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
121 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
122 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
123
Simon Glass32761632016-01-18 20:19:21 -0700124 pch@1f,0 {
Simon Glass7133c392015-08-13 10:36:16 -0600125 reg = <0x0000f800 0 0 0 0>;
Simon Glass32761632016-01-18 20:19:21 -0700126 compatible = "pci8086,0f1c", "intel,pch9";
Bin Meng6e916cc2016-02-01 01:40:47 -0800127 #address-cells = <1>;
128 #size-cells = <1>;
Simon Glass7133c392015-08-13 10:36:16 -0600129
Simon Glass32761632016-01-18 20:19:21 -0700130 irq-router {
131 compatible = "intel,irq-router";
132 intel,pirq-config = "ibase";
133 intel,ibase-offset = <0x50>;
Bin Meng0651f622016-05-07 07:46:15 -0700134 intel,actl-addr = <0>;
Simon Glass32761632016-01-18 20:19:21 -0700135 intel,pirq-link = <8 8>;
136 intel,pirq-mask = <0xdee0>;
137 intel,pirq-routing = <
138 /* BayTrail PCI devices */
139 PCI_BDF(0, 2, 0) INTA PIRQA
140 PCI_BDF(0, 3, 0) INTA PIRQA
141 PCI_BDF(0, 16, 0) INTA PIRQA
142 PCI_BDF(0, 17, 0) INTA PIRQA
143 PCI_BDF(0, 18, 0) INTA PIRQA
144 PCI_BDF(0, 19, 0) INTA PIRQA
145 PCI_BDF(0, 20, 0) INTA PIRQA
146 PCI_BDF(0, 21, 0) INTA PIRQA
147 PCI_BDF(0, 22, 0) INTA PIRQA
148 PCI_BDF(0, 23, 0) INTA PIRQA
149 PCI_BDF(0, 24, 0) INTA PIRQA
150 PCI_BDF(0, 24, 1) INTC PIRQC
151 PCI_BDF(0, 24, 2) INTD PIRQD
152 PCI_BDF(0, 24, 3) INTB PIRQB
153 PCI_BDF(0, 24, 4) INTA PIRQA
154 PCI_BDF(0, 24, 5) INTC PIRQC
155 PCI_BDF(0, 24, 6) INTD PIRQD
156 PCI_BDF(0, 24, 7) INTB PIRQB
157 PCI_BDF(0, 26, 0) INTA PIRQA
158 PCI_BDF(0, 27, 0) INTA PIRQA
159 PCI_BDF(0, 28, 0) INTA PIRQA
160 PCI_BDF(0, 28, 1) INTB PIRQB
161 PCI_BDF(0, 28, 2) INTC PIRQC
162 PCI_BDF(0, 28, 3) INTD PIRQD
163 PCI_BDF(0, 29, 0) INTA PIRQA
164 PCI_BDF(0, 30, 0) INTA PIRQA
165 PCI_BDF(0, 30, 1) INTD PIRQD
166 PCI_BDF(0, 30, 2) INTB PIRQB
167 PCI_BDF(0, 30, 3) INTC PIRQC
168 PCI_BDF(0, 30, 4) INTD PIRQD
169 PCI_BDF(0, 30, 5) INTB PIRQB
170 PCI_BDF(0, 31, 3) INTB PIRQB
171
172 /*
173 * PCIe root ports downstream
174 * interrupts
175 */
176 PCI_BDF(1, 0, 0) INTA PIRQA
177 PCI_BDF(1, 0, 0) INTB PIRQB
178 PCI_BDF(1, 0, 0) INTC PIRQC
179 PCI_BDF(1, 0, 0) INTD PIRQD
180 PCI_BDF(2, 0, 0) INTA PIRQB
181 PCI_BDF(2, 0, 0) INTB PIRQC
182 PCI_BDF(2, 0, 0) INTC PIRQD
183 PCI_BDF(2, 0, 0) INTD PIRQA
184 PCI_BDF(3, 0, 0) INTA PIRQC
185 PCI_BDF(3, 0, 0) INTB PIRQD
186 PCI_BDF(3, 0, 0) INTC PIRQA
187 PCI_BDF(3, 0, 0) INTD PIRQB
188 PCI_BDF(4, 0, 0) INTA PIRQD
189 PCI_BDF(4, 0, 0) INTB PIRQA
190 PCI_BDF(4, 0, 0) INTC PIRQB
191 PCI_BDF(4, 0, 0) INTD PIRQC
192 >;
193 };
194
Bin Meng4f8d4e92016-01-27 00:56:34 -0800195 spi: spi {
Simon Glass32761632016-01-18 20:19:21 -0700196 #address-cells = <1>;
197 #size-cells = <0>;
Bin Mengd9406672016-02-01 01:40:37 -0800198 compatible = "intel,ich9-spi";
Simon Glass32761632016-01-18 20:19:21 -0700199 spi-flash@0 {
200 #address-cells = <1>;
201 #size-cells = <1>;
202 reg = <0>;
Bin Mengac54e252021-07-29 20:18:23 +0800203 m25p,fast-read;
Simon Glass32761632016-01-18 20:19:21 -0700204 compatible = "stmicro,n25q064a",
Neil Armstrongf6625b42019-02-10 10:16:21 +0000205 "jedec,spi-nor";
Simon Glass32761632016-01-18 20:19:21 -0700206 memory-map = <0xff800000 0x00800000>;
207 rw-mrc-cache {
208 label = "rw-mrc-cache";
Simon Glass0b1e77e2023-03-14 17:59:51 -0600209 reg = <0x005f0000 0x00010000>;
Simon Glass32761632016-01-18 20:19:21 -0700210 };
211 };
212 };
Bin Meng6e916cc2016-02-01 01:40:47 -0800213
214 gpioa {
215 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700216 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800217 reg = <0 0x20>;
218 bank-name = "A";
Bin Meng59be2c02017-05-07 19:52:29 -0700219 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800220 };
221
222 gpiob {
223 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700224 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800225 reg = <0x20 0x20>;
226 bank-name = "B";
Bin Meng59be2c02017-05-07 19:52:29 -0700227 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800228 };
229
230 gpioc {
231 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700232 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800233 reg = <0x40 0x20>;
234 bank-name = "C";
Bin Meng59be2c02017-05-07 19:52:29 -0700235 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800236 };
237
238 gpiod {
239 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700240 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800241 reg = <0x60 0x20>;
242 bank-name = "D";
Bin Meng59be2c02017-05-07 19:52:29 -0700243 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800244 };
245
246 gpioe {
247 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700248 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800249 reg = <0x80 0x20>;
250 bank-name = "E";
Bin Meng59be2c02017-05-07 19:52:29 -0700251 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800252 };
253
254 gpiof {
255 compatible = "intel,ich6-gpio";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700256 bootph-all;
Bin Meng6e916cc2016-02-01 01:40:47 -0800257 reg = <0xA0 0x20>;
258 bank-name = "F";
Bin Meng59be2c02017-05-07 19:52:29 -0700259 use-lvl-write-cache;
Bin Meng6e916cc2016-02-01 01:40:47 -0800260 };
Simon Glass7133c392015-08-13 10:36:16 -0600261 };
Simon Glass0e87edc2015-07-03 18:28:26 -0600262 };
263
Andrew Bradford74fdb582015-08-07 08:36:35 -0400264 fsp {
265 compatible = "intel,baytrail-fsp";
Bin Meng497c5162017-05-31 01:04:14 -0700266 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
267 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400268 fsp,mrc-init-spd-addr1 = <0xa0>;
269 fsp,mrc-init-spd-addr2 = <0xa2>;
Bin Meng497c5162017-05-31 01:04:14 -0700270 fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400271 fsp,enable-sdio;
272 fsp,enable-sdcard;
273 fsp,enable-hsuart1;
274 fsp,enable-spi;
275 fsp,enable-sata;
Bin Meng497c5162017-05-31 01:04:14 -0700276 fsp,sata-mode = <SATA_MODE_AHCI>;
Bin Mengbfe1c712017-07-19 21:50:10 +0800277#ifdef CONFIG_USB_XHCI_HCD
278 fsp,enable-xhci;
279#endif
Bin Menge5bf9692017-05-31 01:04:15 -0700280 fsp,lpe-mode = <LPE_MODE_PCI>;
281 fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400282 fsp,enable-dma0;
283 fsp,enable-dma1;
284 fsp,enable-i2c0;
285 fsp,enable-i2c1;
286 fsp,enable-i2c2;
287 fsp,enable-i2c3;
288 fsp,enable-i2c4;
289 fsp,enable-i2c5;
290 fsp,enable-i2c6;
291 fsp,enable-pwm0;
292 fsp,enable-pwm1;
Bin Meng497c5162017-05-31 01:04:14 -0700293 fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
294 fsp,aperture-size = <APERTURE_SIZE_256MB>;
295 fsp,gtt-size = <GTT_SIZE_2MB>;
Bin Menge5bf9692017-05-31 01:04:15 -0700296 fsp,scc-mode = <SCC_MODE_PCI>;
Bin Meng497c5162017-05-31 01:04:14 -0700297 fsp,os-selection = <OS_SELECTION_LINUX>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400298 fsp,emmc45-ddr50-enabled;
299 fsp,emmc45-retune-timer-value = <8>;
300 fsp,enable-igd;
301 fsp,enable-memory-down;
302 fsp,memory-down-params {
303 compatible = "intel,baytrail-fsp-mdp";
Bin Meng497c5162017-05-31 01:04:14 -0700304 fsp,dram-speed = <DRAM_SPEED_1066MTS>;
305 fsp,dram-type = <DRAM_TYPE_DDR3L>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400306 fsp,dimm-0-enable;
Bin Meng497c5162017-05-31 01:04:14 -0700307 fsp,dimm-width = <DIMM_WIDTH_X16>;
308 fsp,dimm-density = <DIMM_DENSITY_4GBIT>;
309 fsp,dimm-bus-width = <DIMM_BUS_WIDTH_64BITS>;
310 fsp,dimm-sides = <DIMM_SIDES_1RANKS>;
Andrew Bradford74fdb582015-08-07 08:36:35 -0400311 fsp,dimm-tcl = <0xb>;
312 fsp,dimm-trpt-rcd = <0xb>;
313 fsp,dimm-twr = <0xc>;
314 fsp,dimm-twtr = <6>;
315 fsp,dimm-trrd = <6>;
316 fsp,dimm-trtp = <6>;
317 fsp,dimm-tfaw = <0x14>;
318 };
319 };
320
Simon Glass4a56f102015-01-27 22:13:47 -0700321 microcode {
322 update@0 {
Bin Mengae864552016-05-23 15:25:20 +0800323#include "microcode/m0130673325.dtsi"
Simon Glass4a56f102015-01-27 22:13:47 -0700324 };
Bin Meng35dffd52015-08-15 14:37:50 -0600325 update@1 {
Bin Mengae864552016-05-23 15:25:20 +0800326#include "microcode/m0130679907.dtsi"
Bin Meng35dffd52015-08-15 14:37:50 -0600327 };
Simon Glass4a56f102015-01-27 22:13:47 -0700328 };
329
330};