blob: c2fc3b04357f94f6f2e435e898ee2de1ceda1b57 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun443108bf2016-11-17 13:52:44 -080015#if defined(CONFIG_TARGET_P1020RDB_PC)
Li Yang5f999732011-07-26 09:50:46 -050016#define CONFIG_VSC7385_ENET
17#define CONFIG_SLIC
18#define __SW_BOOT_MASK 0x03
19#define __SW_BOOT_NOR 0x5c
20#define __SW_BOOT_SPI 0x1c
21#define __SW_BOOT_SD 0x9c
22#define __SW_BOOT_NAND 0xec
23#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050024#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050025#endif
26
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080027/*
28 * P1020RDB-PD board has user selectable switches for evaluating different
29 * frequency and boot options for the P1020 device. The table that
30 * follow describe the available options. The front six binary number was in
31 * accordance with SW3[1:6].
32 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
33 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
34 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
35 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
36 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
37 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
38 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
39 */
York Sun06732382016-11-17 13:53:33 -080040#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080041#define CONFIG_VSC7385_ENET
42#define CONFIG_SLIC
43#define __SW_BOOT_MASK 0x03
44#define __SW_BOOT_NOR 0x64
45#define __SW_BOOT_SPI 0x34
46#define __SW_BOOT_SD 0x24
47#define __SW_BOOT_NAND 0x44
48#define __SW_BOOT_PCIE 0x74
49#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080050/*
51 * Dynamic MTD Partition support with mtdparts
52 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080053#endif
54
York Sun9c01ff22016-11-17 14:19:18 -080055#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -050056#define CONFIG_VSC7385_ENET
57#define __SW_BOOT_MASK 0x03
58#define __SW_BOOT_NOR 0xc8
59#define __SW_BOOT_SPI 0x28
60#define __SW_BOOT_SD 0x68 /* or 0x18 */
61#define __SW_BOOT_NAND 0xe8
62#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -050063#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080064/*
65 * Dynamic MTD Partition support with mtdparts
66 */
Li Yang5f999732011-07-26 09:50:46 -050067#endif
68
69#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +080070#define CONFIG_SPL_FLUSH_IMAGE
71#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080072#define CONFIG_SPL_PAD_TO 0x20000
73#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053074#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080075#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
76#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080077#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +080078#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang28027d72013-09-06 17:30:56 +080079#ifdef CONFIG_SPL_BUILD
80#define CONFIG_SPL_COMMON_INIT_DDR
81#endif
Tom Rinia73788c2021-09-22 14:50:37 -040082#elif defined(CONFIG_SPIFLASH)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080083#define CONFIG_SPL_SPI_FLASH_MINIMAL
84#define CONFIG_SPL_FLUSH_IMAGE
85#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +080086#define CONFIG_SPL_PAD_TO 0x20000
87#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053088#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080089#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
90#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080091#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +080092#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangf74fd4e2013-09-06 17:30:57 +080093#ifdef CONFIG_SPL_BUILD
94#define CONFIG_SPL_COMMON_INIT_DDR
95#endif
Tom Rinia73788c2021-09-22 14:50:37 -040096#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +080097#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +080098#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +080099#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800100#define CONFIG_SPL_COMMON_INIT_DDR
101#define CONFIG_SPL_MAX_SIZE (128 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800102#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530103#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800104#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
105#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800106#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500107#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500108#define CONFIG_SPL_FLUSH_IMAGE
109#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000110#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800111#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
112#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
113#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800114#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500115
Ying Zhangb8b404d2013-09-06 17:30:58 +0800116#define CONFIG_SPL_PAD_TO 0x20000
117#define CONFIG_TPL_PAD_TO 0x20000
118#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Li Yang5f999732011-07-26 09:50:46 -0500119#endif
120
Li Yang5f999732011-07-26 09:50:46 -0500121#ifndef CONFIG_RESET_VECTOR_ADDRESS
122#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
123#endif
124
Robert P. J. Daya8099812016-05-03 19:52:49 -0400125#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
126#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500127
Li Yang5f999732011-07-26 09:50:46 -0500128#define CONFIG_LBA48
129
Li Yang5f999732011-07-26 09:50:46 -0500130#define CONFIG_HWCONFIG
131/*
132 * These can be toggled for performance analysis, otherwise use default.
133 */
134#define CONFIG_L2_CACHE
Li Yang5f999732011-07-26 09:50:46 -0500135
Li Yang5f999732011-07-26 09:50:46 -0500136#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500137
Li Yang5f999732011-07-26 09:50:46 -0500138#define CONFIG_SYS_CCSRBAR 0xffe00000
139#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
140
141/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
142 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500143#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500144#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
145#endif
146
147/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000148#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500149#define CONFIG_SYS_SPD_BUS_NUM 1
150#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500151
Priyanka Jainb1d24412020-09-21 11:56:39 +0530152#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500153#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
Li Yang5f999732011-07-26 09:50:46 -0500154#else
155#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
Li Yang5f999732011-07-26 09:50:46 -0500156#endif
157#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
158#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
159#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
160
Li Yang5f999732011-07-26 09:50:46 -0500161#define CONFIG_DIMM_SLOTS_PER_CTLR 1
162
163/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800164#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500165#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
166#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
167#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
168#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
169#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
170#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
171
172#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
173#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
174#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
175#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
176
177#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
178#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
179#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
180#define CONFIG_SYS_DDR_RCW_1 0x00000000
181#define CONFIG_SYS_DDR_RCW_2 0x00000000
182#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
183#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
184#define CONFIG_SYS_DDR_TIMING_4 0x00220001
185#define CONFIG_SYS_DDR_TIMING_5 0x03402400
186
187#define CONFIG_SYS_DDR_TIMING_3 0x00020000
188#define CONFIG_SYS_DDR_TIMING_0 0x00330004
189#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
190#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
191#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
192#define CONFIG_SYS_DDR_MODE_1 0x40461520
193#define CONFIG_SYS_DDR_MODE_2 0x8000c000
194#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
195#endif
196
Li Yang5f999732011-07-26 09:50:46 -0500197/*
198 * Memory map
199 *
Scott Wood5e621872012-10-02 19:35:18 -0500200 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500201 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500202 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500203 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
204 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500205 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
206 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
207 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
208 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500209 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500210 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500211 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500212 */
213
Li Yang5f999732011-07-26 09:50:46 -0500214/*
215 * Local Bus Definitions
216 */
Priyanka Jainb1d24412020-09-21 11:56:39 +0530217#if defined(CONFIG_TARGET_P1020RDB_PD)
Li Yang5f999732011-07-26 09:50:46 -0500218#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
219#define CONFIG_SYS_FLASH_BASE 0xec000000
Li Yang5f999732011-07-26 09:50:46 -0500220#else
221#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
222#define CONFIG_SYS_FLASH_BASE 0xef000000
223#endif
224
Li Yang5f999732011-07-26 09:50:46 -0500225#ifdef CONFIG_PHYS_64BIT
226#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
227#else
228#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
229#endif
230
Timur Tabib56570c2012-07-06 07:39:26 +0000231#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500232 | BR_PS_16 | BR_V)
233
234#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
235
236#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
237#define CONFIG_SYS_FLASH_QUIET_TEST
238#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
239
Li Yang5f999732011-07-26 09:50:46 -0500240#undef CONFIG_SYS_FLASH_CHECKSUM
241#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
242#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
243
Li Yang5f999732011-07-26 09:50:46 -0500244#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500245
246/* Nand Flash */
247#ifdef CONFIG_NAND_FSL_ELBC
248#define CONFIG_SYS_NAND_BASE 0xff800000
249#ifdef CONFIG_PHYS_64BIT
250#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
251#else
252#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
253#endif
254
255#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
256#define CONFIG_SYS_MAX_NAND_DEVICE 1
Li Yang5f999732011-07-26 09:50:46 -0500257
Timur Tabib56570c2012-07-06 07:39:26 +0000258#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500259 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
260 | BR_PS_8 /* Port Size = 8 bit */ \
261 | BR_MS_FCM /* MSEL = FCM */ \
262 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800263#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800264#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
265 | OR_FCM_PGS /* Large Page*/ \
266 | OR_FCM_CSCT \
267 | OR_FCM_CST \
268 | OR_FCM_CHT \
269 | OR_FCM_SCY_1 \
270 | OR_FCM_TRLX \
271 | OR_FCM_EHTR)
272#else
Li Yang5f999732011-07-26 09:50:46 -0500273#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
274 | OR_FCM_CSCT \
275 | OR_FCM_CST \
276 | OR_FCM_CHT \
277 | OR_FCM_SCY_1 \
278 | OR_FCM_TRLX \
279 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800280#endif
Li Yang5f999732011-07-26 09:50:46 -0500281#endif /* CONFIG_NAND_FSL_ELBC */
282
Li Yang5f999732011-07-26 09:50:46 -0500283#define CONFIG_SYS_INIT_RAM_LOCK
284#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
287#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
288/* The assembler doesn't like typecast */
289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
290 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
291 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
292#else
293/* Initial L1 address */
294#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
295#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
296#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
297#endif
298/* Size of used area in RAM */
299#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
300
301#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
302 GENERATED_GBL_DATA_SIZE)
303#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
304
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530305#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500306
307#define CONFIG_SYS_CPLD_BASE 0xffa00000
308#ifdef CONFIG_PHYS_64BIT
309#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
310#else
311#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
312#endif
313/* CPLD config size: 1Mb */
Li Yang5f999732011-07-26 09:50:46 -0500314
315#define CONFIG_SYS_PMC_BASE 0xff980000
316#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
317#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
318 BR_PS_8 | BR_V)
319#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
320 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
321 OR_GPCM_EAD)
322
Li Yang5f999732011-07-26 09:50:46 -0500323/* Vsc7385 switch */
324#ifdef CONFIG_VSC7385_ENET
Hou Zhiqiang0bbc8692020-07-16 18:09:17 +0800325#define __VSCFW_ADDR "vscfw_addr=ef000000"
Li Yang5f999732011-07-26 09:50:46 -0500326#define CONFIG_SYS_VSC7385_BASE 0xffb00000
327
328#ifdef CONFIG_PHYS_64BIT
329#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
330#else
331#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
332#endif
333
334#define CONFIG_SYS_VSC7385_BR_PRELIM \
335 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
336#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
337 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
338 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
339
Li Yang5f999732011-07-26 09:50:46 -0500340/* The size of the VSC7385 firmware image */
341#define CONFIG_VSC7385_IMAGE_SIZE 8192
342#endif
343
Ying Zhang28027d72013-09-06 17:30:56 +0800344/*
345 * Config the L2 Cache as L2 SRAM
346*/
347#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800348#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800349#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
350#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
351#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
352#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800353#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800354#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800355#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800356#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800357#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
358#else
359#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
360#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200361#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800362#ifdef CONFIG_TPL_BUILD
363#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
364#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
365#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
366#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
367#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
368#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
369#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
370#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
371#else
372#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
373#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
374#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
375#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
376#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
377#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800378#endif
379#endif
380
Li Yang5f999732011-07-26 09:50:46 -0500381/* Serial Port - controlled on board with jumper J8
382 * open - index 2
383 * shorted - index 1
384 */
Li Yang5f999732011-07-26 09:50:46 -0500385#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500386#define CONFIG_SYS_NS16550_SERIAL
387#define CONFIG_SYS_NS16550_REG_SIZE 1
388#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800389#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500390#define CONFIG_NS16550_MIN_FUNCTIONS
391#endif
392
393#define CONFIG_SYS_BAUDRATE_TABLE \
394 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
395
396#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
397#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
398
Li Yang5f999732011-07-26 09:50:46 -0500399/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200400#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200401#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800402#endif
403
Li Yang5f999732011-07-26 09:50:46 -0500404#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
405
406/*
407 * I2C2 EEPROM
408 */
Li Yang5f999732011-07-26 09:50:46 -0500409
410#define CONFIG_RTC_PT7C4338
411#define CONFIG_SYS_I2C_RTC_ADDR 0x68
412#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
413
414/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500415
Li Yang5f999732011-07-26 09:50:46 -0500416#if defined(CONFIG_PCI)
417/*
418 * General PCI
419 * Memory space is mapped 1-1, but I/O space must start from 0.
420 */
421
422/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500423#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
424#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500425#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
426#else
Li Yang5f999732011-07-26 09:50:46 -0500427#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
428#endif
Li Yang5f999732011-07-26 09:50:46 -0500429#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500430#ifdef CONFIG_PHYS_64BIT
431#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
432#else
433#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
434#endif
Li Yang5f999732011-07-26 09:50:46 -0500435
436/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500437#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
438#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500439#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
440#else
Li Yang5f999732011-07-26 09:50:46 -0500441#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
442#endif
Li Yang5f999732011-07-26 09:50:46 -0500443#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
446#else
447#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
448#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000449
Li Yang5f999732011-07-26 09:50:46 -0500450#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500451#endif /* CONFIG_PCI */
452
453#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500454#define CONFIG_TSEC1
455#define CONFIG_TSEC1_NAME "eTSEC1"
456#define CONFIG_TSEC2
457#define CONFIG_TSEC2_NAME "eTSEC2"
458#define CONFIG_TSEC3
459#define CONFIG_TSEC3_NAME "eTSEC3"
460
461#define TSEC1_PHY_ADDR 2
462#define TSEC2_PHY_ADDR 0
463#define TSEC3_PHY_ADDR 1
464
465#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
466#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
467#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
468
469#define TSEC1_PHYIDX 0
470#define TSEC2_PHYIDX 0
471#define TSEC3_PHYIDX 0
Li Yang5f999732011-07-26 09:50:46 -0500472#endif /* CONFIG_TSEC_ENET */
473
Li Yang5f999732011-07-26 09:50:46 -0500474/*
475 * Environment
476 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500477#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000478#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200479#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500480#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800481#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500482#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800483#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500484#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500485#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500486#endif
487
488#define CONFIG_LOADS_ECHO /* echo on for serial download */
489#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
490
491/*
Li Yang5f999732011-07-26 09:50:46 -0500492 * USB
493 */
494#define CONFIG_HAS_FSL_DR_USB
495
496#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400497#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500498#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Li Yang5f999732011-07-26 09:50:46 -0500499#endif
500#endif
501
York Sun06732382016-11-17 13:53:33 -0800502#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530503#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
504#endif
505
Li Yang5f999732011-07-26 09:50:46 -0500506#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500507#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500508#endif
509
Li Yang5f999732011-07-26 09:50:46 -0500510/*
511 * Miscellaneous configurable options
512 */
Li Yang5f999732011-07-26 09:50:46 -0500513
514/*
515 * For booting Linux, the board info and command line data
516 * have to be in the first 64 MB of memory, since this is
517 * the maximum mapped by the Linux kernel during initialization.
518 */
519#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
520#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
521
Li Yang5f999732011-07-26 09:50:46 -0500522/*
523 * Environment Configuration
524 */
Mario Six790d8442018-03-28 14:38:20 +0200525#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000526#define CONFIG_ROOTPATH "/opt/nfsroot"
Li Yang5f999732011-07-26 09:50:46 -0500527#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
528
Li Yang5f999732011-07-26 09:50:46 -0500529#ifdef __SW_BOOT_NOR
530#define __NOR_RST_CMD \
531norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
532i2c mw 18 3 __SW_BOOT_MASK 1; reset
533#endif
534#ifdef __SW_BOOT_SPI
535#define __SPI_RST_CMD \
536spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
537i2c mw 18 3 __SW_BOOT_MASK 1; reset
538#endif
539#ifdef __SW_BOOT_SD
540#define __SD_RST_CMD \
541sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
542i2c mw 18 3 __SW_BOOT_MASK 1; reset
543#endif
544#ifdef __SW_BOOT_NAND
545#define __NAND_RST_CMD \
546nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
547i2c mw 18 3 __SW_BOOT_MASK 1; reset
548#endif
549#ifdef __SW_BOOT_PCIE
550#define __PCIE_RST_CMD \
551pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
552i2c mw 18 3 __SW_BOOT_MASK 1; reset
553#endif
554
555#define CONFIG_EXTRA_ENV_SETTINGS \
556"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200557"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500558"loadaddr=1000000\0" \
559"bootfile=uImage\0" \
560"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200561 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
562 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
563 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
564 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
565 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500566"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
567"consoledev=ttyS0\0" \
568"ramdiskaddr=2000000\0" \
569"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500570"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500571"bdev=sda1\0" \
572"jffs2nor=mtdblock3\0" \
573"norbootaddr=ef080000\0" \
574"norfdtaddr=ef040000\0" \
575"jffs2nand=mtdblock9\0" \
576"nandbootaddr=100000\0" \
577"nandfdtaddr=80000\0" \
578"ramdisk_size=120000\0" \
579"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
580"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Hou Zhiqiang0bbc8692020-07-16 18:09:17 +0800581__stringify(__VSCFW_ADDR)"\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200582__stringify(__NOR_RST_CMD)"\0" \
583__stringify(__SPI_RST_CMD)"\0" \
584__stringify(__SD_RST_CMD)"\0" \
585__stringify(__NAND_RST_CMD)"\0" \
586__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500587
Li Yang5f999732011-07-26 09:50:46 -0500588#define CONFIG_USB_FAT_BOOT \
589"setenv bootargs root=/dev/ram rw " \
590"console=$consoledev,$baudrate $othbootargs " \
591"ramdisk_size=$ramdisk_size;" \
592"usb start;" \
593"fatload usb 0:2 $loadaddr $bootfile;" \
594"fatload usb 0:2 $fdtaddr $fdtfile;" \
595"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
596"bootm $loadaddr $ramdiskaddr $fdtaddr"
597
598#define CONFIG_USB_EXT2_BOOT \
599"setenv bootargs root=/dev/ram rw " \
600"console=$consoledev,$baudrate $othbootargs " \
601"ramdisk_size=$ramdisk_size;" \
602"usb start;" \
603"ext2load usb 0:4 $loadaddr $bootfile;" \
604"ext2load usb 0:4 $fdtaddr $fdtfile;" \
605"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
606"bootm $loadaddr $ramdiskaddr $fdtaddr"
607
608#define CONFIG_NORBOOT \
609"setenv bootargs root=/dev/$jffs2nor rw " \
610"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
611"bootm $norbootaddr - $norfdtaddr"
612
Li Yang5f999732011-07-26 09:50:46 -0500613#endif /* __CONFIG_H */