blob: c6c55caa1ce026340c5bc1b5f2e705dae9567cf2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#include <common.h>
Simon Glass370382c2019-11-14 12:57:35 -07008#include <cpu_func.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06009#include <env.h>
Simon Glassa7b51302019-11-14 12:57:46 -070010#include <init.h>
Michal Simekd54b1af2015-09-30 17:26:55 +020011#include <sata.h>
Michal Simekb216cc12015-07-23 13:27:40 +020012#include <ahci.h>
13#include <scsi.h>
Michal Simekecfb6dc2016-04-22 14:28:54 +020014#include <malloc.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020015#include <wdt.h>
Michal Simekc23d3f82015-11-05 08:34:35 +010016#include <asm/arch/clk.h>
Michal Simek04b7e622015-01-15 10:01:51 +010017#include <asm/arch/hardware.h>
18#include <asm/arch/sys_proto.h>
Michal Simekf2f08642018-01-10 09:36:09 +010019#include <asm/arch/psu_init_gpl.h>
Michal Simek04b7e622015-01-15 10:01:51 +010020#include <asm/io.h>
Michal Simekf183a982018-04-25 11:20:43 +020021#include <dm/device.h>
Michal Simekbf0f9ca2018-04-19 15:43:38 +020022#include <dm/uclass.h>
Siva Durga Prasad Paladuguba1f68e2015-08-04 13:03:26 +053023#include <usb.h>
24#include <dwc3-uboot.h>
Michal Simek8111aff2016-02-01 15:05:58 +010025#include <zynqmppl.h>
Ibai Erkiagac8a3efa2019-09-27 11:37:01 +010026#include <zynqmp_firmware.h>
Michal Simek76d0a772016-09-01 11:16:40 +020027#include <g_dnl.h>
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +053028#include <linux/sizes.h>
Michal Simek04b7e622015-01-15 10:01:51 +010029
Luca Ceresoli23e65002019-05-21 18:06:43 +020030#include "pm_cfg_obj.h"
31
Michal Simek04b7e622015-01-15 10:01:51 +010032DECLARE_GLOBAL_DATA_PTR;
33
Michal Simek8111aff2016-02-01 15:05:58 +010034#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
35 !defined(CONFIG_SPL_BUILD)
36static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
37
38static const struct {
Michal Simek6908b862017-11-06 12:55:59 +010039 u32 id;
Michal Simek50d8cef2017-08-22 14:58:53 +020040 u32 ver;
Michal Simek8111aff2016-02-01 15:05:58 +010041 char *name;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053042 bool evexists;
Michal Simek8111aff2016-02-01 15:05:58 +010043} zynqmp_devices[] = {
44 {
45 .id = 0x10,
46 .name = "3eg",
47 },
48 {
Michal Simek50d8cef2017-08-22 14:58:53 +020049 .id = 0x10,
50 .ver = 0x2c,
51 .name = "3cg",
52 },
53 {
Michal Simek8111aff2016-02-01 15:05:58 +010054 .id = 0x11,
55 .name = "2eg",
56 },
57 {
Michal Simek50d8cef2017-08-22 14:58:53 +020058 .id = 0x11,
59 .ver = 0x2c,
60 .name = "2cg",
61 },
62 {
Michal Simek8111aff2016-02-01 15:05:58 +010063 .id = 0x20,
64 .name = "5ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053065 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +010066 },
67 {
Michal Simek50d8cef2017-08-22 14:58:53 +020068 .id = 0x20,
69 .ver = 0x100,
70 .name = "5eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053071 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020072 },
73 {
74 .id = 0x20,
75 .ver = 0x12c,
76 .name = "5cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +053077 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020078 },
79 {
Michal Simek8111aff2016-02-01 15:05:58 +010080 .id = 0x21,
81 .name = "4ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053082 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +010083 },
84 {
Michal Simek50d8cef2017-08-22 14:58:53 +020085 .id = 0x21,
86 .ver = 0x100,
87 .name = "4eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053088 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020089 },
90 {
91 .id = 0x21,
92 .ver = 0x12c,
93 .name = "4cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +053094 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +020095 },
96 {
Michal Simek8111aff2016-02-01 15:05:58 +010097 .id = 0x30,
98 .name = "7ev",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +053099 .evexists = 1,
Michal Simek8111aff2016-02-01 15:05:58 +0100100 },
101 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200102 .id = 0x30,
103 .ver = 0x100,
104 .name = "7eg",
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530105 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +0200106 },
107 {
108 .id = 0x30,
109 .ver = 0x12c,
110 .name = "7cg",
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530111 .evexists = 1,
Michal Simek50d8cef2017-08-22 14:58:53 +0200112 },
113 {
Michal Simek8111aff2016-02-01 15:05:58 +0100114 .id = 0x38,
115 .name = "9eg",
116 },
117 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200118 .id = 0x38,
119 .ver = 0x2c,
120 .name = "9cg",
121 },
122 {
Michal Simek8111aff2016-02-01 15:05:58 +0100123 .id = 0x39,
124 .name = "6eg",
125 },
126 {
Michal Simek50d8cef2017-08-22 14:58:53 +0200127 .id = 0x39,
128 .ver = 0x2c,
129 .name = "6cg",
130 },
131 {
Michal Simek8111aff2016-02-01 15:05:58 +0100132 .id = 0x40,
133 .name = "11eg",
134 },
Michal Simek50d8cef2017-08-22 14:58:53 +0200135 { /* For testing purpose only */
136 .id = 0x50,
137 .ver = 0x2c,
138 .name = "15cg",
139 },
Michal Simek8111aff2016-02-01 15:05:58 +0100140 {
141 .id = 0x50,
142 .name = "15eg",
143 },
144 {
145 .id = 0x58,
146 .name = "19eg",
147 },
148 {
149 .id = 0x59,
150 .name = "17eg",
151 },
Michal Simekb510e532017-06-02 08:08:59 +0200152 {
153 .id = 0x61,
154 .name = "21dr",
155 },
156 {
157 .id = 0x63,
158 .name = "23dr",
159 },
160 {
161 .id = 0x65,
162 .name = "25dr",
163 },
164 {
165 .id = 0x64,
166 .name = "27dr",
167 },
168 {
169 .id = 0x60,
170 .name = "28dr",
171 },
172 {
173 .id = 0x62,
174 .name = "29dr",
175 },
Siva Durga Prasad Paladugu70866b42019-03-23 15:00:06 +0530176 {
177 .id = 0x66,
178 .name = "39dr",
179 },
Siva Durga Prasad Paladugu85f61a82019-07-23 11:56:17 +0530180 {
181 .id = 0x7b,
182 .name = "48dr",
183 },
184 {
185 .id = 0x7e,
186 .name = "49dr",
187 },
Michal Simek8111aff2016-02-01 15:05:58 +0100188};
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530189#endif
Michal Simek8111aff2016-02-01 15:05:58 +0100190
Siva Durga Prasad Paladugucd35d522017-07-25 11:51:38 +0530191int chip_id(unsigned char id)
Michal Simek8111aff2016-02-01 15:05:58 +0100192{
193 struct pt_regs regs;
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530194 int val = -EINVAL;
Michal Simek8111aff2016-02-01 15:05:58 +0100195
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530196 if (current_el() != 3) {
197 regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
198 regs.regs[1] = 0;
199 regs.regs[2] = 0;
200 regs.regs[3] = 0;
Michal Simek8111aff2016-02-01 15:05:58 +0100201
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530202 smc_call(&regs);
203
204 /*
205 * SMC returns:
206 * regs[0][31:0] = status of the operation
207 * regs[0][63:32] = CSU.IDCODE register
208 * regs[1][31:0] = CSU.version register
Michal Simek50d8cef2017-08-22 14:58:53 +0200209 * regs[1][63:32] = CSU.IDCODE2 register
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530210 */
211 switch (id) {
212 case IDCODE:
213 regs.regs[0] = upper_32_bits(regs.regs[0]);
214 regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
215 ZYNQMP_CSU_IDCODE_SVD_MASK;
216 regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
217 val = regs.regs[0];
218 break;
219 case VERSION:
220 regs.regs[1] = lower_32_bits(regs.regs[1]);
221 regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK;
222 val = regs.regs[1];
223 break;
Michal Simek50d8cef2017-08-22 14:58:53 +0200224 case IDCODE2:
225 regs.regs[1] = lower_32_bits(regs.regs[1]);
226 regs.regs[1] >>= ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
227 val = regs.regs[1];
228 break;
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530229 default:
230 printf("%s, Invalid Req:0x%x\n", __func__, id);
231 }
232 } else {
233 switch (id) {
234 case IDCODE:
235 val = readl(ZYNQMP_CSU_IDCODE_ADDR);
236 val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
237 ZYNQMP_CSU_IDCODE_SVD_MASK;
238 val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
239 break;
240 case VERSION:
241 val = readl(ZYNQMP_CSU_VER_ADDR);
242 val &= ZYNQMP_CSU_SILICON_VER_MASK;
243 break;
244 default:
245 printf("%s, Invalid Req:0x%x\n", __func__, id);
246 }
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530247 }
Soren Brinkmannd7696a52016-09-29 11:44:41 -0700248
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530249 return val;
Michal Simek8111aff2016-02-01 15:05:58 +0100250}
251
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530252#define ZYNQMP_VERSION_SIZE 9
253#define ZYNQMP_PL_STATUS_BIT 9
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530254#define ZYNQMP_IPDIS_VCU_BIT 8
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530255#define ZYNQMP_PL_STATUS_MASK BIT(ZYNQMP_PL_STATUS_BIT)
256#define ZYNQMP_CSU_VERSION_MASK ~(ZYNQMP_PL_STATUS_MASK)
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530257#define ZYNQMP_CSU_VCUDIS_VER_MASK ZYNQMP_CSU_VERSION_MASK & \
258 ~BIT(ZYNQMP_IPDIS_VCU_BIT)
259#define MAX_VARIANTS_EV 3
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530260
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530261#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
262 !defined(CONFIG_SPL_BUILD)
Michal Simek8111aff2016-02-01 15:05:58 +0100263static char *zynqmp_get_silicon_idcode_name(void)
264{
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530265 u32 i, id, ver, j;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530266 char *buf;
267 static char name[ZYNQMP_VERSION_SIZE];
Michal Simek8111aff2016-02-01 15:05:58 +0100268
Siva Durga Prasad Paladugu9f0a8e92017-07-25 11:51:36 +0530269 id = chip_id(IDCODE);
Michal Simek50d8cef2017-08-22 14:58:53 +0200270 ver = chip_id(IDCODE2);
271
Michal Simek8111aff2016-02-01 15:05:58 +0100272 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530273 if (zynqmp_devices[i].id == id) {
274 if (zynqmp_devices[i].evexists &&
275 !(ver & ZYNQMP_PL_STATUS_MASK))
276 break;
277 if (zynqmp_devices[i].ver == (ver &
278 ZYNQMP_CSU_VERSION_MASK))
279 break;
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530280 }
Michal Simek8111aff2016-02-01 15:05:58 +0100281 }
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530282
283 if (i >= ARRAY_SIZE(zynqmp_devices))
284 return "unknown";
285
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530286 strncat(name, "zu", 2);
287 if (!zynqmp_devices[i].evexists ||
288 (ver & ZYNQMP_PL_STATUS_MASK)) {
289 strncat(name, zynqmp_devices[i].name,
290 ZYNQMP_VERSION_SIZE - 3);
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530291 return name;
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530292 }
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530293
Siva Durga Prasad Paladugu951c0192018-10-26 17:47:55 +0530294 /*
295 * Here we are means, PL not powered up and ev variant
296 * exists. So, we need to ignore VCU disable bit(8) in
297 * version and findout if its CG or EG/EV variant.
298 */
299 for (j = 0; j < MAX_VARIANTS_EV; j++, i++) {
300 if ((zynqmp_devices[i].ver & ~BIT(ZYNQMP_IPDIS_VCU_BIT)) ==
301 (ver & ZYNQMP_CSU_VCUDIS_VER_MASK)) {
302 strncat(name, zynqmp_devices[i].name,
303 ZYNQMP_VERSION_SIZE - 3);
304 break;
305 }
306 }
307
308 if (j >= MAX_VARIANTS_EV)
309 return "unknown";
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530310
311 if (strstr(name, "eg") || strstr(name, "ev")) {
312 buf = strstr(name, "e");
313 *buf = '\0';
314 }
315
316 return name;
Michal Simek8111aff2016-02-01 15:05:58 +0100317}
318#endif
319
Michal Simek8b353302017-02-07 14:32:26 +0100320int board_early_init_f(void)
321{
Michal Simekc8785f22018-01-10 11:48:48 +0100322 int ret = 0;
Michal Simeke0f36102017-07-12 13:08:41 +0200323
Michal Simek1a1ab5a2018-01-15 12:52:59 +0100324#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
Michal Simekc8785f22018-01-10 11:48:48 +0100325 ret = psu_init();
Michal Simeke0f36102017-07-12 13:08:41 +0200326#endif
327
Michal Simekc8785f22018-01-10 11:48:48 +0100328 return ret;
Michal Simek8b353302017-02-07 14:32:26 +0100329}
330
Michal Simek46900462020-02-11 12:43:14 +0100331static int multi_boot(void)
332{
333 u32 multiboot;
334
335 multiboot = readl(&csu_base->multi_boot);
336
337 printf("Multiboot:\t%x\n", multiboot);
338
339 return 0;
340}
341
Michal Simek04b7e622015-01-15 10:01:51 +0100342int board_init(void)
343{
Michal Simek826d7eca2020-03-04 08:48:16 +0100344#if defined(CONFIG_ZYNQMP_FIRMWARE)
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +0100345 struct udevice *dev;
346
347 uclass_get_device_by_name(UCLASS_FIRMWARE, "zynqmp-power", &dev);
348 if (!dev)
349 panic("PMU Firmware device not found - Enable it");
Michal Simek826d7eca2020-03-04 08:48:16 +0100350#endif
Ibai Erkiaga2d9b95b2019-09-27 11:37:04 +0100351
Luca Ceresoli23e65002019-05-21 18:06:43 +0200352#if defined(CONFIG_SPL_BUILD)
353 /* Check *at build time* if the filename is an non-empty string */
354 if (sizeof(CONFIG_ZYNQMP_SPL_PM_CFG_OBJ_FILE) > 1)
355 zynqmp_pmufw_load_config_object(zynqmp_pm_cfg_obj,
356 zynqmp_pm_cfg_obj_size);
357#endif
358
Michal Simekfb7242d2015-06-22 14:31:06 +0200359 printf("EL Level:\tEL%d\n", current_el());
360
Michal Simek8111aff2016-02-01 15:05:58 +0100361#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
362 !defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
363 defined(CONFIG_SPL_BUILD))
364 if (current_el() != 3) {
Siva Durga Prasad Paladuguba2622d2018-03-02 16:20:10 +0530365 zynqmppl.name = zynqmp_get_silicon_idcode_name();
Michal Simek8111aff2016-02-01 15:05:58 +0100366 printf("Chip ID:\t%s\n", zynqmppl.name);
367 fpga_init();
368 fpga_add(fpga_xilinx, &zynqmppl);
369 }
Michal Simekbf0f9ca2018-04-19 15:43:38 +0200370#endif
371
Michal Simek46900462020-02-11 12:43:14 +0100372 if (current_el() == 3)
373 multi_boot();
374
Michal Simek04b7e622015-01-15 10:01:51 +0100375 return 0;
376}
377
378int board_early_init_r(void)
379{
380 u32 val;
381
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530382 if (current_el() != 3)
383 return 0;
384
Michal Simek245d5282017-07-12 10:32:18 +0200385 val = readl(&crlapb_base->timestamp_ref_ctrl);
386 val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
387
Siva Durga Prasad Paladugu64d90002017-12-07 15:05:30 +0530388 if (!val) {
Michal Simekc23d3f82015-11-05 08:34:35 +0100389 val = readl(&crlapb_base->timestamp_ref_ctrl);
390 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
391 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek04b7e622015-01-15 10:01:51 +0100392
Michal Simekc23d3f82015-11-05 08:34:35 +0100393 /* Program freq register in System counter */
394 writel(zynqmp_get_system_timer_freq(),
395 &iou_scntr_secure->base_frequency_id_register);
396 /* And enable system counter */
397 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
398 &iou_scntr_secure->counter_control_register);
399 }
Michal Simek04b7e622015-01-15 10:01:51 +0100400 return 0;
401}
402
Nitin Jainb2eb59b2018-02-16 12:56:17 +0530403unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
404 char * const argv[])
405{
406 int ret = 0;
407
408 if (current_el() > 1) {
409 smp_kick_all_cpus();
410 dcache_disable();
411 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
412 ES_TO_AARCH64);
413 } else {
414 printf("FAIL: current EL is not above EL1\n");
415 ret = EINVAL;
416 }
417 return ret;
418}
419
Michal Simek8faa66a2016-02-08 09:34:53 +0100420#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -0600421int dram_init_banksize(void)
Michal Simek8faa66a2016-02-08 09:34:53 +0100422{
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530423 int ret;
424
425 ret = fdtdec_setup_memory_banksize();
426 if (ret)
427 return ret;
428
429 mem_map_fill();
430
431 return 0;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500432}
Michal Simek8faa66a2016-02-08 09:34:53 +0100433
Tom Riniedcfdbd2016-12-09 07:56:54 -0500434int dram_init(void)
435{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530436 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossiac04bfa2016-12-19 00:03:34 +1000437 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500438
439 return 0;
Michal Simek8faa66a2016-02-08 09:34:53 +0100440}
441#else
Nitin Jain9bcc76f2018-04-20 12:30:40 +0530442int dram_init_banksize(void)
443{
444#if defined(CONFIG_NR_DRAM_BANKS)
445 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
446 gd->bd->bi_dram[0].size = get_effective_memsize();
447#endif
448
449 mem_map_fill();
450
451 return 0;
452}
453
Michal Simek04b7e622015-01-15 10:01:51 +0100454int dram_init(void)
455{
Michal Simek1b846212018-04-11 16:12:28 +0200456 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
457 CONFIG_SYS_SDRAM_SIZE);
Michal Simek04b7e622015-01-15 10:01:51 +0100458
459 return 0;
460}
Michal Simek8faa66a2016-02-08 09:34:53 +0100461#endif
Michal Simek04b7e622015-01-15 10:01:51 +0100462
Michal Simek04b7e622015-01-15 10:01:51 +0100463void reset_cpu(ulong addr)
464{
465}
466
Michal Simek342edfe2018-12-20 09:33:38 +0100467#if defined(CONFIG_BOARD_LATE_INIT)
Michal Simek29b9b712018-05-17 14:06:06 +0200468static const struct {
469 u32 bit;
470 const char *name;
471} reset_reasons[] = {
472 { RESET_REASON_DEBUG_SYS, "DEBUG" },
473 { RESET_REASON_SOFT, "SOFT" },
474 { RESET_REASON_SRST, "SRST" },
475 { RESET_REASON_PSONLY, "PS-ONLY" },
476 { RESET_REASON_PMU, "PMU" },
477 { RESET_REASON_INTERNAL, "INTERNAL" },
478 { RESET_REASON_EXTERNAL, "EXTERNAL" },
479 {}
480};
481
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530482static int reset_reason(void)
Michal Simek29b9b712018-05-17 14:06:06 +0200483{
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530484 u32 reg;
485 int i, ret;
Michal Simek29b9b712018-05-17 14:06:06 +0200486 const char *reason = NULL;
487
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530488 ret = zynqmp_mmio_read((ulong)&crlapb_base->reset_reason, &reg);
489 if (ret)
490 return -EINVAL;
Michal Simek29b9b712018-05-17 14:06:06 +0200491
492 puts("Reset reason:\t");
493
494 for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530495 if (reg & reset_reasons[i].bit) {
Michal Simek29b9b712018-05-17 14:06:06 +0200496 reason = reset_reasons[i].name;
497 printf("%s ", reset_reasons[i].name);
498 break;
499 }
500 }
501
502 puts("\n");
503
504 env_set("reset_reason", reason);
505
T Karthik Reddy09b6def2019-03-13 20:24:18 +0530506 ret = zynqmp_mmio_write(~0, ~0, (ulong)&crlapb_base->reset_reason);
507 if (ret)
508 return -EINVAL;
Michal Simek29b9b712018-05-17 14:06:06 +0200509
510 return ret;
511}
512
Michal Simek1ca66d72019-02-14 13:14:30 +0100513static int set_fdtfile(void)
514{
515 char *compatible, *fdtfile;
516 const char *suffix = ".dtb";
517 const char *vendor = "xilinx/";
518
519 if (env_get("fdtfile"))
520 return 0;
521
522 compatible = (char *)fdt_getprop(gd->fdt_blob, 0, "compatible", NULL);
523 if (compatible) {
524 debug("Compatible: %s\n", compatible);
525
526 /* Discard vendor prefix */
527 strsep(&compatible, ",");
528
529 fdtfile = calloc(1, strlen(vendor) + strlen(compatible) +
530 strlen(suffix) + 1);
531 if (!fdtfile)
532 return -ENOMEM;
533
534 sprintf(fdtfile, "%s%s%s", vendor, compatible, suffix);
535
536 env_set("fdtfile", fdtfile);
537 free(fdtfile);
538 }
539
540 return 0;
541}
542
Michal Simek04b7e622015-01-15 10:01:51 +0100543int board_late_init(void)
544{
545 u32 reg = 0;
546 u8 bootmode;
Michal Simekf183a982018-04-25 11:20:43 +0200547 struct udevice *dev;
548 int bootseq = -1;
549 int bootseq_len = 0;
Michal Simek7410b142018-04-25 11:10:34 +0200550 int env_targets_len = 0;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200551 const char *mode;
552 char *new_targets;
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530553 char *env_targets;
Siva Durga Prasad Paladugue6fd3bb2017-02-21 17:58:28 +0530554 int ret;
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +0530555 ulong initrd_hi;
Michal Simekecfb6dc2016-04-22 14:28:54 +0200556
Michal Simek482f5492018-10-05 08:55:16 +0200557#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_USB_GADGET_DOWNLOAD)
558 usb_ether_init();
559#endif
560
Michal Simekecfb6dc2016-04-22 14:28:54 +0200561 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
562 debug("Saved variables - Skipping\n");
563 return 0;
564 }
Michal Simek04b7e622015-01-15 10:01:51 +0100565
Michal Simek1ca66d72019-02-14 13:14:30 +0100566 ret = set_fdtfile();
567 if (ret)
568 return ret;
569
Siva Durga Prasad Paladugue6fd3bb2017-02-21 17:58:28 +0530570 ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, &reg);
571 if (ret)
572 return -EINVAL;
573
Michal Simek833e0c42016-10-25 11:43:02 +0200574 if (reg >> BOOT_MODE_ALT_SHIFT)
575 reg >>= BOOT_MODE_ALT_SHIFT;
576
Michal Simek04b7e622015-01-15 10:01:51 +0100577 bootmode = reg & BOOT_MODES_MASK;
578
Michal Simekc5d95232015-09-20 17:20:42 +0200579 puts("Bootmode: ");
Michal Simek04b7e622015-01-15 10:01:51 +0100580 switch (bootmode) {
Michal Simek12398ea2016-08-19 14:14:52 +0200581 case USB_MODE:
582 puts("USB_MODE\n");
583 mode = "usb";
Michal Simek43380352017-12-01 15:18:24 +0100584 env_set("modeboot", "usb_dfu_spl");
Michal Simek12398ea2016-08-19 14:14:52 +0200585 break;
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530586 case JTAG_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200587 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu9c441702019-06-25 17:41:09 +0530588 mode = "jtag pxe dhcp";
Michal Simek43380352017-12-01 15:18:24 +0100589 env_set("modeboot", "jtagboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530590 break;
591 case QSPI_MODE_24BIT:
592 case QSPI_MODE_32BIT:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200593 mode = "qspi0";
Michal Simekc5d95232015-09-20 17:20:42 +0200594 puts("QSPI_MODE\n");
Michal Simek43380352017-12-01 15:18:24 +0100595 env_set("modeboot", "qspiboot");
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +0530596 break;
Michal Simek02d66cd2015-04-15 15:02:28 +0200597 case EMMC_MODE:
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200598 puts("EMMC_MODE\n");
T Karthik Reddy19735c32019-12-17 06:41:42 -0700599 if (uclass_get_device_by_name(UCLASS_MMC,
600 "mmc@ff160000", &dev) &&
601 uclass_get_device_by_name(UCLASS_MMC,
602 "sdhci@ff160000", &dev)) {
603 puts("Boot from EMMC but without SD0 enabled!\n");
604 return -1;
605 }
606 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
607
608 mode = "mmc";
609 bootseq = dev->seq;
Michal Simekdf7ff0a2015-10-05 15:59:38 +0200610 break;
611 case SD_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200612 puts("SD_MODE\n");
Michal Simekf183a982018-04-25 11:20:43 +0200613 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530614 "mmc@ff160000", &dev) &&
615 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200616 "sdhci@ff160000", &dev)) {
617 puts("Boot from SD0 but without SD0 enabled!\n");
618 return -1;
619 }
620 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
621
622 mode = "mmc";
623 bootseq = dev->seq;
Michal Simek43380352017-12-01 15:18:24 +0100624 env_set("modeboot", "sdboot");
Michal Simek04b7e622015-01-15 10:01:51 +0100625 break;
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +0530626 case SD1_LSHFT_MODE:
627 puts("LVL_SHFT_");
628 /* fall through */
Michal Simek108e1842015-10-05 10:51:12 +0200629 case SD_MODE1:
Michal Simekc5d95232015-09-20 17:20:42 +0200630 puts("SD_MODE1\n");
Michal Simekf183a982018-04-25 11:20:43 +0200631 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530632 "mmc@ff170000", &dev) &&
633 uclass_get_device_by_name(UCLASS_MMC,
Michal Simekf183a982018-04-25 11:20:43 +0200634 "sdhci@ff170000", &dev)) {
635 puts("Boot from SD1 but without SD1 enabled!\n");
636 return -1;
637 }
638 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
639
640 mode = "mmc";
641 bootseq = dev->seq;
Michal Simek43380352017-12-01 15:18:24 +0100642 env_set("modeboot", "sdboot");
Michal Simek108e1842015-10-05 10:51:12 +0200643 break;
644 case NAND_MODE:
Michal Simekc5d95232015-09-20 17:20:42 +0200645 puts("NAND_MODE\n");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200646 mode = "nand0";
Michal Simek43380352017-12-01 15:18:24 +0100647 env_set("modeboot", "nandboot");
Michal Simek108e1842015-10-05 10:51:12 +0200648 break;
Michal Simek04b7e622015-01-15 10:01:51 +0100649 default:
Michal Simekecfb6dc2016-04-22 14:28:54 +0200650 mode = "";
Michal Simek04b7e622015-01-15 10:01:51 +0100651 printf("Invalid Boot Mode:0x%x\n", bootmode);
652 break;
653 }
654
Michal Simekf183a982018-04-25 11:20:43 +0200655 if (bootseq >= 0) {
656 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
657 debug("Bootseq len: %x\n", bootseq_len);
658 }
659
Michal Simekecfb6dc2016-04-22 14:28:54 +0200660 /*
661 * One terminating char + one byte for space between mode
662 * and default boot_targets
663 */
Siva Durga Prasad Paladugu245c5562017-12-20 16:35:06 +0530664 env_targets = env_get("boot_targets");
Michal Simek7410b142018-04-25 11:10:34 +0200665 if (env_targets)
666 env_targets_len = strlen(env_targets);
667
Michal Simekf183a982018-04-25 11:20:43 +0200668 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
669 bootseq_len);
Michal Simek089b84d2018-06-13 09:42:41 +0200670 if (!new_targets)
671 return -ENOMEM;
Michal Simek7410b142018-04-25 11:10:34 +0200672
Michal Simekf183a982018-04-25 11:20:43 +0200673 if (bootseq >= 0)
674 sprintf(new_targets, "%s%x %s", mode, bootseq,
675 env_targets ? env_targets : "");
676 else
677 sprintf(new_targets, "%s %s", mode,
678 env_targets ? env_targets : "");
Michal Simekecfb6dc2016-04-22 14:28:54 +0200679
Simon Glass6a38e412017-08-03 12:22:09 -0600680 env_set("boot_targets", new_targets);
Michal Simekecfb6dc2016-04-22 14:28:54 +0200681
T Karthik Reddy0d2e7fe2019-08-20 09:30:57 +0530682 initrd_hi = gd->start_addr_sp - CONFIG_STACK_SIZE;
683 initrd_hi = round_down(initrd_hi, SZ_16M);
684 env_set_addr("initrd_high", (void *)initrd_hi);
685
T Karthik Reddy5fa6c1e2019-12-18 03:34:41 -0700686 env_set_hex("script_offset_f", CONFIG_BOOT_SCRIPT_OFFSET);
687
Michal Simek29b9b712018-05-17 14:06:06 +0200688 reset_reason();
689
Michal Simek04b7e622015-01-15 10:01:51 +0100690 return 0;
691}
Michal Simek342edfe2018-12-20 09:33:38 +0100692#endif
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530693
694int checkboard(void)
695{
Michal Simek47ce9362016-01-25 11:04:21 +0100696 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu650e0a32015-08-04 13:01:05 +0530697 return 0;
698}