blob: 3a8e82edbf7787a257fabb35fa72a787408645cf [file] [log] [blame]
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +01006 * (C) Copyright 2009-2015
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +02007 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
10 * Configuation settings for the esd MEESC board.
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000018/*
19 * SoC must be defined first, before hardware.h is included.
20 * In this case SoC is defined in boards.cfg.
21 */
22#include <asm/hardware.h>
23
24/*
25 * Warning: changing CONFIG_SYS_TEXT_BASE requires
26 * adapting the initial boot program.
27 * Since the linker has to swallow that define, we must use a pure
28 * hex number here!
29 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010030#define CONFIG_SYS_TEXT_BASE 0x21F00000
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000031
32/* ARM asynchronous clock */
33#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* 32.768 kHz crystal */
Daniel Gorsulowski847726c2010-08-09 11:17:13 +020034#define CONFIG_SYS_AT91_MAIN_CLOCK 16000000/* 16.0 MHz crystal */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020035
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000036/* Misc CPU related */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020037#define CONFIG_SKIP_LOWLEVEL_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000038#define CONFIG_ARCH_CPU_INIT
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000039#define CONFIG_SETUP_MEMORY_TAGS
40#define CONFIG_INITRD_TAG
41#define CONFIG_SERIAL_TAG
42#define CONFIG_REVISION_TAG
43#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Daniel Gorsulowski88e57172010-01-20 08:00:11 +010044#define CONFIG_MISC_INIT_R /* Call misc_init_r */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020045
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000046#define CONFIG_PREBOOT /* enable preboot variable */
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020047
48/*
49 * Hardware drivers
50 */
51
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000052/* general purpose I/O */
53#define CONFIG_AT91_GPIO
54
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020055/* Console output */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000056#define CONFIG_ATMEL_USART
57#define CONFIG_USART_BASE ATMEL_BASE_DBGU
58#define CONFIG_USART_ID ATMEL_ID_SYS
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020059
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020060/*
61 * BOOTP options
62 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000063#define CONFIG_BOOTP_BOOTFILESIZE
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020067
68/*
69 * Command line configuration.
70 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010071
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010072#ifdef CONFIG_SYS_USE_NANDFLASH
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000073#define CONFIG_CMD_NAND
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010074#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020075
76/* LED */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000077#define CONFIG_AT91_LED
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +020078
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000079/*
80 * SDRAM: 1 bank, min 32, max 128 MB
81 * Initialized before u-boot gets started.
82 */
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010083#define PHYS_SDRAM ATMEL_BASE_CS1 /* 0x20000000 */
84#define PHYS_SDRAM_SIZE 0x02000000 /* 32 MByte */
85
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000086#define CONFIG_NR_DRAM_BANKS 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +010087#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
88#define CONFIG_SYS_SDRAM_SIZE PHYS_SDRAM_SIZE
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +000089
90#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x00100000)
91#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01E00000)
92#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x00100000)
93
94/*
95 * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM,
96 * leaving the correct space for initial global data structure above
97 * that address while providing maximum stack area below.
98 */
99#define CONFIG_SYS_INIT_SP_ADDR \
100 (ATMEL_BASE_SRAM0 + 0x1000 - GENERATED_GBL_DATA_SIZE)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200101
102/* DataFlash */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000103#ifdef CONFIG_SYS_USE_DATAFLASH
104# define CONFIG_ATMEL_DATAFLASH_SPI
105# define CONFIG_HAS_DATAFLASH
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000106# define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
107# define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
108# define AT91_SPI_CLK 15000000
109# define DATAFLASH_TCSS (0x1a << 16)
110# define DATAFLASH_TCHS (0x1 << 24)
111#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200112
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200113/* NAND flash */
114#ifdef CONFIG_CMD_NAND
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000115# define CONFIG_NAND_ATMEL
116# define CONFIG_SYS_MAX_NAND_DEVICE 1
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +0100117# define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 /* 0x40000000 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000118# define CONFIG_SYS_NAND_DBW_8
119# define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
120# define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +0100121# define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
122# define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(22)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200123#endif
124
125/* Ethernet */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000126#define CONFIG_MACB
127#define CONFIG_RMII
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200128#define CONFIG_NET_RETRY_COUNT 20
129#undef CONFIG_RESET_PHY_R
130
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200131/* hw-controller addresses */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000132#define CONFIG_ET1100_BASE 0x70000000
133
134#ifdef CONFIG_SYS_USE_DATAFLASH
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200135
136/* bootstrap + u-boot + env in dataflash on CS0 */
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000137# define CONFIG_ENV_IS_IN_DATAFLASH
138# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + \
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200139 0x8400)
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000140# define CONFIG_ENV_OFFSET 0x4200
141# define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + \
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200142 CONFIG_ENV_OFFSET)
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000143# define CONFIG_ENV_SIZE 0x4200
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200144
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000145#elif CONFIG_SYS_USE_NANDFLASH
146
147/* bootstrap + u-boot + env + linux in nandflash */
148# define CONFIG_ENV_IS_IN_NAND 1
149# define CONFIG_ENV_OFFSET 0xC0000
150# define CONFIG_ENV_SIZE 0x20000
151
152#endif
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200153
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000154#define CONFIG_SYS_CBSIZE 512
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200155#define CONFIG_SYS_MAXARGS 16
156#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
157 sizeof(CONFIG_SYS_PROMPT) + 16)
Matthias Fuchs2d56c2b2011-07-19 01:56:06 +0000158#define CONFIG_SYS_LONGHELP
159#define CONFIG_CMDLINE_EDITING
Daniel Gorsulowski2acb23b2015-11-02 07:59:49 +0100160#define CONFIG_AUTO_COMPLETE
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200161
162/*
163 * Size of malloc() pool
164 */
Daniel Gorsulowski54b531a2009-09-29 08:03:12 +0200165#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + \
166 128*1024, 0x1000)
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200167
Daniel Gorsulowski6f196d52009-06-30 21:03:37 +0200168#endif