blob: 01c5cc496a03337bb1d62cec23c903decb2ecc25 [file] [log] [blame]
Heiko Schocherc8f51122010-03-05 07:36:33 +01001/*
2 * Copyright (C) 2010 Heiko Schocher <hs@denx.de>
3 *
4 * based on:
5 * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocherc8f51122010-03-05 07:36:33 +01008 */
9
10#ifndef __IMX27LITE_COMMON_CONFIG_H
11#define __IMX27LITE_COMMON_CONFIG_H
12
13/*
14 * SoC Configuration
15 */
Heiko Schocherc8f51122010-03-05 07:36:33 +010016#define CONFIG_MX27
17#define CONFIG_MX27_CLK32 32768 /* OSC32K frequency */
Heiko Schocherc8f51122010-03-05 07:36:33 +010018
Fabio Estevam18ef4bf2011-06-06 05:25:20 +000019#define CONFIG_SYS_TEXT_BASE 0xc0000000
20
Heiko Schocherc8f51122010-03-05 07:36:33 +010021#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
22#define CONFIG_SETUP_MEMORY_TAGS 1
23#define CONFIG_INITRD_TAG 1
24
25/*
26 * Lowlevel configuration
27 */
28#define SDRAM_ESDCFG_REGISTER_VAL(cas) \
29 (ESDCFG_TRC(10) | \
30 ESDCFG_TRCD(3) | \
31 ESDCFG_TCAS(cas) | \
32 ESDCFG_TRRD(1) | \
33 ESDCFG_TRAS(5) | \
34 ESDCFG_TWR | \
35 ESDCFG_TMRD(2) | \
36 ESDCFG_TRP(2) | \
37 ESDCFG_TXP(3))
38
39#define SDRAM_ESDCTL_REGISTER_VAL \
40 (ESDCTL_PRCT(0) | \
41 ESDCTL_BL | \
42 ESDCTL_PWDT(0) | \
43 ESDCTL_SREFR(3) | \
44 ESDCTL_DSIZ_32 | \
45 ESDCTL_COL10 | \
46 ESDCTL_ROW13 | \
47 ESDCTL_SDE)
48
49#define SDRAM_ALL_VAL 0xf00
50
51#define SDRAM_MODE_REGISTER_VAL 0x33 /* BL: 8, CAS: 3 */
52#define SDRAM_EXT_MODE_REGISTER_VAL 0x1000000
53
54#define MPCTL0_VAL 0x1ef15d5
55
56#define SPCTL0_VAL 0x043a1c09
57
58#define CSCR_VAL 0x33f08107
59
60#define PCDR0_VAL 0x120470c3
61#define PCDR1_VAL 0x03030303
62#define PCCR0_VAL 0xffffffff
63#define PCCR1_VAL 0xfffffffc
64
65#define AIPI1_PSR0_VAL 0x20040304
66#define AIPI1_PSR1_VAL 0xdffbfcfb
67#define AIPI2_PSR0_VAL 0x07ffc200
68#define AIPI2_PSR1_VAL 0xffffffff
69
70/*
71 * Memory Info
72 */
73/* malloc() len */
74#define CONFIG_SYS_MALLOC_LEN (0x10000 + 512 * 1024)
Heiko Schocherc8f51122010-03-05 07:36:33 +010075/* memtest start address */
76#define CONFIG_SYS_MEMTEST_START 0xA0000000
77#define CONFIG_SYS_MEMTEST_END 0xA1000000 /* 16MB RAM test */
78#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Heiko Schocherc8f51122010-03-05 07:36:33 +010079#define PHYS_SDRAM_1 0xA0000000 /* DDR Start */
80#define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
81
82/*
83 * Serial Driver info
84 */
85#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010086#define CONFIG_MXC_UART_BASE UART1_BASE
Heiko Schocherc8f51122010-03-05 07:36:33 +010087#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
Heiko Schocherc8f51122010-03-05 07:36:33 +010088
89/*
90 * Flash & Environment
91 */
Heiko Schocherc8f51122010-03-05 07:36:33 +010092#define CONFIG_FLASH_CFI_DRIVER
93#define CONFIG_SYS_FLASH_CFI
94/* Use buffered writes (~10x faster) */
95#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
96/* Use hardware sector protection */
97#define CONFIG_SYS_FLASH_PROTECTION 1
98#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
99/* CS2 Base address */
100#define PHYS_FLASH_1 0xc0000000
101/* Flash Base for U-Boot */
102#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
103#define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE / \
104 CONFIG_SYS_FLASH_SECT_SZ)
105#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
106#define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
107#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
108/* Address and size of Redundant Environment Sector */
109#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
110#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
111
112/*
113 * Ethernet
114 */
115#define CONFIG_FEC_MXC
116#define CONFIG_FEC_MXC_PHYADDR 0x1f
117#define CONFIG_MII
Heiko Schocherc8f51122010-03-05 07:36:33 +0100118
119/*
120 * MTD
121 */
122#define CONFIG_FLASH_CFI_MTD
123#define CONFIG_MTD_DEVICE
124
125/*
126 * NAND
127 */
128#define CONFIG_NAND_MXC
129#define CONFIG_MXC_NAND_REGS_BASE 0xd8000000
130#define CONFIG_SYS_MAX_NAND_DEVICE 1
131#define CONFIG_SYS_NAND_BASE 0xd8000000
132#define CONFIG_JFFS2_NAND
133#define CONFIG_MXC_NAND_HWECC
Heiko Schocherc8f51122010-03-05 07:36:33 +0100134
135/*
tremf6315ed2012-08-25 05:30:34 +0000136 * GPIO
137 */
138#define CONFIG_MXC_GPIO
139
140/*
Heiko Schocherc8f51122010-03-05 07:36:33 +0100141 * U-Boot general configuration
142 */
Heiko Schocherc8f51122010-03-05 07:36:33 +0100143#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
144/* Print buffer sz */
145#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
146 sizeof(CONFIG_SYS_PROMPT) + 16)
147#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
148/* Boot Argument Buffer Size */
149#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
150#define CONFIG_CMDLINE_EDITING
151#define CONFIG_SYS_LONGHELP
152
153/*
154 * U-Boot commands
155 */
Heiko Schocherc8f51122010-03-05 07:36:33 +0100156#define CONFIG_CMD_NAND
Heiko Schocherc8f51122010-03-05 07:36:33 +0100157
Heiko Schocherc8f51122010-03-05 07:36:33 +0100158
159#define CONFIG_LOADADDR 0xa0800000 /* loadaddr env var */
160#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
161
Heiko Schocherc8f51122010-03-05 07:36:33 +0100162#define CONFIG_EXTRA_ENV_SETTINGS \
163 "netdev=eth0\0" \
164 "nfsargs=setenv bootargs root=/dev/nfs rw " \
165 "nfsroot=${serverip}:${rootpath}\0" \
166 "ramargs=setenv bootargs root=/dev/ram rw\0" \
167 "addip=setenv bootargs ${bootargs} " \
168 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
169 ":${hostname}:${netdev}:off panic=1\0" \
170 "addtty=setenv bootargs ${bootargs}" \
171 " console=ttymxc0,${baudrate}\0" \
172 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
173 "addmisc=setenv bootargs ${bootargs}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200174 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100175 "kernel_addr_r=a0800000\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200176 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100177 "rootpath=/opt/eldk-4.2-arm/arm\0" \
178 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
179 "run nfsargs addip addtty addmtd addmisc;" \
180 "bootm\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200181 "bootcmd=run net_nfs\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100182 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200183 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
184 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Heiko Schocherc8f51122010-03-05 07:36:33 +0100185 " +${filesize};cp.b ${fileaddr} " \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200186 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Heiko Schocherc8f51122010-03-05 07:36:33 +0100187 "upd=run load update\0" \
188 "mtdids=" MTDIDS_DEFAULT "\0" \
189 "mtdparts=" MTDPARTS_DEFAULT "\0" \
190
Heiko Schocherd6d60622010-09-22 14:06:33 +0200191/* additions for new relocation code, must be added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200192#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
193#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200194 GENERATED_GBL_DATA_SIZE)
Heiko Schocherc8f51122010-03-05 07:36:33 +0100195#endif /* __IMX27LITE_COMMON_CONFIG_H */