blob: 4fa48c05785726f97c50e6c82c9b8734bb55342c [file] [log] [blame]
Alifer Moraesa0a29482020-03-06 07:46:33 -03001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2020 NXP
4 */
5
6#ifndef __IMX8M_PHANBELL_H
7#define __IMX8M_PHANBELL_H
8
9#include <linux/sizes.h>
10#include <asm/arch/imx-regs.h>
11
12#define CONFIG_SPL_MAX_SIZE (172 * 1024)
13#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
14#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
15#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
16#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
17
18#ifdef CONFIG_SPL_BUILD
19/*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
20#define CONFIG_SPL_WATCHDOG_SUPPORT
21#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
22#define CONFIG_SPL_POWER_SUPPORT
23#define CONFIG_SPL_I2C_SUPPORT
24#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
25#define CONFIG_SPL_STACK 0x187FF0
26#define CONFIG_SPL_LIBCOMMON_SUPPORT
27#define CONFIG_SPL_LIBGENERIC_SUPPORT
28#define CONFIG_SPL_GPIO_SUPPORT
29#define CONFIG_SPL_MMC_SUPPORT
30#define CONFIG_SPL_BSS_START_ADDR 0x00180000
31#define CONFIG_SPL_BSS_MAX_SIZE 0x2000 /* 8 KB */
32#define CONFIG_SYS_SPL_MALLOC_START 0x42200000
33#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 /* 512 KB */
34#define CONFIG_SYS_SPL_PTE_RAM_BASE 0x41580000
35
36/* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
37#define CONFIG_MALLOC_F_ADDR 0x182000
38/* For RAW image gives a error info not panic */
39#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
40
41#undef CONFIG_DM_MMC
42#undef CONFIG_DM_PMIC
43#undef CONFIG_DM_PMIC_PFUZE100
44
45#define CONFIG_SYS_I2C
46#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
47#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
48#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
49
50#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
51
52#define CONFIG_POWER
53#define CONFIG_POWER_I2C
54#endif
55
56#define CONFIG_REMAKE_ELF
57
58#define CONFIG_BOARD_EARLY_INIT_F
59
60#undef CONFIG_CMD_EXPORTENV
61#undef CONFIG_CMD_IMPORTENV
62#undef CONFIG_CMD_IMLS
63
64#undef CONFIG_CMD_CRC32
65
66/* ENET Config */
67/* ENET1 */
68#if defined(CONFIG_CMD_NET)
69#define CONFIG_CMD_PING
70#define CONFIG_CMD_DHCP
71#define CONFIG_CMD_MII
72#define CONFIG_MII
73#define CONFIG_ETHPRIME "FEC"
74
75#define CONFIG_FEC_MXC
76#define CONFIG_FEC_XCV_TYPE RGMII
77#define CONFIG_FEC_MXC_PHYADDR 0
78#define FEC_QUIRK_ENET_MAC
79
80#define CONFIG_PHY_GIGE
81#define IMX_FEC_BASE 0x30BE0000
82
83#define CONFIG_PHYLIB
84#endif
85
86#define CONFIG_MFG_ENV_SETTINGS \
87 "initrd_addr=0x43800000\0" \
88 "initrd_high=0xffffffff\0" \
89
90/* Initial environment variables */
91#define CONFIG_EXTRA_ENV_SETTINGS \
92 CONFIG_MFG_ENV_SETTINGS \
93 "script=boot.scr\0" \
94 "image=Image\0" \
95 "console=ttymxc0,115200\0" \
96 "fdt_addr=0x43000000\0" \
97 "fdt_high=0xffffffffffffffff\0" \
98 "boot_fdt=try\0" \
99 "fdt_file=imx8mq-phanbell.dtb\0" \
100 "initrd_addr=0x43800000\0" \
101 "initrd_high=0xffffffffffffffff\0" \
102 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
103 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
104 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
105 "mmcautodetect=yes\0" \
106 "mmcargs=setenv bootargs console=${console} root=${mmcroot}\0 " \
107 "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
108 "bootscript=echo Running bootscript from mmc ...; " \
109 "source\0" \
110 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
111 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
112 "mmcboot=echo Booting from mmc ...; " \
113 "run mmcargs; " \
114 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
115 "if run loadfdt; then " \
116 "booti ${loadaddr} - ${fdt_addr}; " \
117 "else " \
118 "echo WARN: Cannot load the DT; " \
119 "fi; " \
120 "else " \
121 "echo wait for boot; " \
122 "fi;\0" \
123 "netargs=setenv bootargs console=${console} " \
124 "root=/dev/nfs " \
125 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
126 "netboot=echo Booting from net ...; " \
127 "run netargs; " \
128 "if test ${ip_dyn} = yes; then " \
129 "setenv get_cmd dhcp; " \
130 "else " \
131 "setenv get_cmd tftp; " \
132 "fi; " \
133 "${get_cmd} ${loadaddr} ${image}; " \
134 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
135 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
136 "booti ${loadaddr} - ${fdt_addr}; " \
137 "else " \
138 "echo WARN: Cannot load the DT; " \
139 "fi; " \
140 "else " \
141 "booti; " \
142 "fi;\0"
143
144#define CONFIG_BOOTCOMMAND \
145 "mmc dev ${mmcdev}; if mmc rescan; then " \
146 "if run loadbootscript; then " \
147 "run bootscript; " \
148 "else " \
149 "if run loadimage; then " \
150 "run mmcboot; " \
151 "else run netboot; " \
152 "fi; " \
153 "fi; " \
154 "else booti ${loadaddr} - ${fdt_addr}; fi"
155
156/* Link Definitions */
157#define CONFIG_LOADADDR 0x40480000
158
159#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
160
161#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
162#define CONFIG_SYS_INIT_RAM_SIZE 0x80000
163#define CONFIG_SYS_INIT_SP_OFFSET \
164 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
165#define CONFIG_SYS_INIT_SP_ADDR \
166 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
167
168#define CONFIG_ENV_OVERWRITE
169#define CONFIG_SYS_MMC_ENV_DEV 1 /* USDHC2 */
170#define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */
171
172/* Size of malloc() pool */
173#define CONFIG_SYS_MALLOC_LEN ((CONFIG_ENV_SIZE + (2 * 1024)) * 1024)
174
175#define CONFIG_SYS_SDRAM_BASE 0x40000000
176#define PHYS_SDRAM 0x40000000
177#define PHYS_SDRAM_SIZE 0x40000000 /* 1GB DDR */
178
179#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
180#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
181 (PHYS_SDRAM_SIZE >> 1))
182
183#define CONFIG_MXC_UART
184#define CONFIG_MXC_UART_BASE UART1_BASE_ADDR
185
186/* Monitor Command Prompt */
187#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
188#define CONFIG_SYS_CBSIZE 1024
189#define CONFIG_SYS_MAXARGS 64
190#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
191#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
192 sizeof(CONFIG_SYS_PROMPT) + 16)
193
194#define CONFIG_IMX_BOOTAUX
195
196#define CONFIG_CMD_MMC
197
198#define CONFIG_SYS_FSL_USDHC_NUM 2
199#define CONFIG_SYS_FSL_ESDHC_ADDR 0
200
201#define CONFIG_SYS_MMC_IMG_LOAD_PART 1
202
203#define CONFIG_MXC_GPIO
204
205#define CONFIG_CMD_FUSE
206
207/* I2C Configs */
208#define CONFIG_SYS_I2C_SPEED 100000
209
210#define CONFIG_OF_SYSTEM_SETUP
211
212#ifndef CONFIG_SPL_BUILD
213#define CONFIG_DM_PMIC
214#endif
215
216#endif