blob: 893c3d3c2f742f66fd0cf11cdd4bad18a1b207a2 [file] [log] [blame]
wdenk7ac16102004-08-01 22:48:16 +00001/*
2 * Copyright (C) 2003 ETC s.r.o.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 *
19 * Written by Peter Figuli <peposh@etc.sk>, 2003.
20 *
21 * 2003/13/06 Initial MP10 Support copied from wepep250
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27#define CONFIG_ARM920T 1 /* this is an ARM920T CPU */
28#define CONFIG_IMX 1 /* in a Motorola MC9328MXL Chip */
29#define CONFIG_SCB9328 1 /* on a scb9328tronix board */
30#undef CONFIG_USE_IRQ /* don't need use IRQ/FIQ */
31
Jean-Christophe PLAGNIOL-VILLARDa3fe0172009-03-30 18:58:38 +020032#define CONFIG_IMX_SERIAL
wdenk7ac16102004-08-01 22:48:16 +000033#define CONFIG_IMX_SERIAL1
34/*
35 * Select serial console configuration
36 */
37
38
39/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050040 * BOOTP options
41 */
42#define CONFIG_BOOTP_BOOTFILESIZE
43#define CONFIG_BOOTP_BOOTPATH
44#define CONFIG_BOOTP_GATEWAY
45#define CONFIG_BOOTP_HOSTNAME
46
47
48/*
Jon Loeliger49851be2007-07-04 22:33:30 -050049 * Command line configuration.
wdenk7ac16102004-08-01 22:48:16 +000050 */
Jon Loeliger49851be2007-07-04 22:33:30 -050051#include <config_cmd_default.h>
52
53#define CONFIG_CMD_NET
54#define CONFIG_CMD_PING
55#define CONFIG_CMD_DHCP
56
Jon Loeliger49851be2007-07-04 22:33:30 -050057#undef CONFIG_CMD_CONSOLE
Wolfgang Denk85c25df2009-04-01 23:34:12 +020058#undef CONFIG_CMD_LOADS
59#undef CONFIG_CMD_SOURCE
wdenk7ac16102004-08-01 22:48:16 +000060
wdenk7ac16102004-08-01 22:48:16 +000061
62/*
63 * Boot options. Setting delay to -1 stops autostart count down.
64 * NOTE: Sending parameters to kernel depends on kernel version and
65 * 2.4.19-rmk6-pxa1 patch used while my u-boot coding didn't accept
66 * parameters at all! Do not get confused by them so.
67 */
68#define CONFIG_BOOTDELAY -1
69#define CONFIG_BOOTARGS "console=ttySMX0,115200n8 root=/dev/mtdblock3 rootfstype=jffs2 mtdparts=scb9328_flash:128k(U-boot)ro,128k(U-boot_env),1m(kernel),4m(root),4m(fs) eval_board=evk9328"
70#define CONFIG_BOOTCOMMAND "bootm 10040000"
71#define CONFIG_SHOW_BOOT_PROGRESS
72#define CONFIG_ETHADDR 80:81:82:83:84:85
73#define CONFIG_NETMASK 255.255.255.0
74#define CONFIG_IPADDR 10.10.10.9
75#define CONFIG_SERVERIP 10.10.10.10
76
77/*
78 * General options for u-boot. Modify to save memory foot print
79 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_LONGHELP /* undef saves memory */
81#define CONFIG_SYS_PROMPT "scb9328> " /* prompt string */
82#define CONFIG_SYS_CBSIZE 256 /* console I/O buffer */
83#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* print buffer size */
84#define CONFIG_SYS_MAXARGS 16 /* max command args */
85#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* boot args buf size */
wdenk7ac16102004-08-01 22:48:16 +000086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_MEMTEST_START 0x08100000 /* memtest test area */
88#define CONFIG_SYS_MEMTEST_END 0x08F00000
wdenk7ac16102004-08-01 22:48:16 +000089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_HZ 3686400 /* incrementer freq: 3.6864 MHz */
91#define CONFIG_SYS_CPUSPEED 0x141 /* core clock - register value */
wdenk7ac16102004-08-01 22:48:16 +000092
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk7ac16102004-08-01 22:48:16 +000094#define CONFIG_BAUDRATE 115200
95/*
96 * Definitions related to passing arguments to kernel.
97 */
98#define CONFIG_CMDLINE_TAG 1 /* send commandline to Kernel */
99#define CONFIG_SETUP_MEMORY_TAGS 1 /* send memory definition to kernel */
100#define CONFIG_INITRD_TAG 1 /* send initrd params */
101#undef CONFIG_VFD /* do not send framebuffer setup */
102
103
104/*
105 * Malloc pool need to host env + 128 Kb reserve for other allocations.
106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128<<10) )
wdenk7ac16102004-08-01 22:48:16 +0000108
109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk7ac16102004-08-01 22:48:16 +0000111
112#define CONFIG_STACKSIZE (120<<10) /* stack size */
113
114#ifdef CONFIG_USE_IRQ
115#define CONFIG_STACKSIZE_IRQ (4<<10) /* IRQ stack */
116#define CONFIG_STACKSIZE_FIQ (4<<10) /* FIQ stack */
117#endif
118
119/* SDRAM Setup Values
1200x910a8300 Precharge Command CAS 3
1210x910a8200 Precharge Command CAS 2
122
1230xa10a8300 AutoRefresh Command CAS 3
1240xa10a8200 Set AutoRefresh Command CAS 2 */
125
126#define PRECHARGE_CMD 0x910a8200
127#define AUTOREFRESH_CMD 0xa10a8200
wdenk7ac16102004-08-01 22:48:16 +0000128
129/*
130 * SDRAM Memory Map
131 */
132/* SH FIXME */
133#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
134#define SCB9328_SDRAM_1 0x08000000 /* SDRAM bank #1 */
135#define SCB9328_SDRAM_1_SIZE 0x01000000 /* 16 MB */
136
137/*
138 * Flash Controller settings
139 */
140
141/*
142 * Hardware drivers
143 */
144
145
146/*
147 * Configuration for FLASH memory for the Synertronixx board
148 */
149
150/* #define SCB9328_FLASH_32M */
151
152/* 32MB */
153#ifdef SCB9328_FLASH_32M
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
155#define CONFIG_SYS_MAX_FLASH_SECT 256 /* number of sector in FLASH bank */
wdenk7ac16102004-08-01 22:48:16 +0000156#define SCB9328_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
157#define SCB9328_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
158#define SCB9328_FLASH_BANK_SIZE 0x02000000 /* size of one flash bank */
159#define SCB9328_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
160#define SCB9328_FLASH_BASE 0x10000000 /* location of flash memory */
161#define SCB9328_FLASH_UNLOCK 1 /* perform hw unlock first */
162#else
163
164/* 16MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* FLASH banks count (not chip count)*/
166#define CONFIG_SYS_MAX_FLASH_SECT 128 /* number of sector in FLASH bank */
wdenk7ac16102004-08-01 22:48:16 +0000167#define SCB9328_FLASH_BUS_WIDTH 2 /* we use 16 bit FLASH memory... */
168#define SCB9328_FLASH_INTERLEAVE 1 /* ... made of 1 chip */
169#define SCB9328_FLASH_BANK_SIZE 0x01000000 /* size of one flash bank */
170#define SCB9328_FLASH_SECT_SIZE 0x00020000 /* size of erase sector */
171#define SCB9328_FLASH_BASE 0x10000000 /* location of flash memory */
172#define SCB9328_FLASH_UNLOCK 1 /* perform hw unlock first */
173#endif /* SCB9328_FLASH_32M */
174
175/* This should be defined if CFI FLASH device is present. Actually benefit
176 is not so clear to me. In other words we can provide more informations
177 to user, but this expects more complex flash handling we do not provide
178 now.*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#undef CONFIG_SYS_FLASH_CFI
wdenk7ac16102004-08-01 22:48:16 +0000180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* timeout for Erase operation */
182#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* timeout for Write operation */
wdenk7ac16102004-08-01 22:48:16 +0000183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_BASE SCB9328_FLASH_BASE
wdenk7ac16102004-08-01 22:48:16 +0000185
186/*
187 * This is setting for JFFS2 support in u-boot.
188 * Right now there is no gain for user, but later on booting kernel might be
189 * possible. Consider using XIP kernel running from flash to save RAM
190 * footprint.
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500191 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
wdenk7ac16102004-08-01 22:48:16 +0000192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_JFFS2_FIRST_BANK 0
194#define CONFIG_SYS_JFFS2_FIRST_SECTOR 5
195#define CONFIG_SYS_JFFS2_NUM_BANKS 1
wdenk7ac16102004-08-01 22:48:16 +0000196
197/*
198 * Environment setup. Definitions of monitor location and size with
199 * definition of environment setup ends up in 2 possibilities.
200 * 1. Embeded environment - in u-boot code is space for environment
201 * 2. Environment is read from predefined sector of flash
202 * Right now we support 2. possiblity, but expecting no env placed
203 * on mentioned address right now. This also needs to provide whole
204 * sector for it - for us 256Kb is really waste of memory. U-boot uses
205 * default env. and until kernel parameters could be sent to kernel
206 * env. has no sense to us.
207 */
208
209/* Setup for PA23 which is Reset Default PA23 but has to become
210 CS5 */
211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_GPR_A_VAL 0x00800000
213#define CONFIG_SYS_GIUS_A_VAL 0x0043fffe
wdenk7ac16102004-08-01 22:48:16 +0000214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_MONITOR_BASE 0x10000000
216#define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128b ( 1 flash sector ) */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200217#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200218#define CONFIG_ENV_ADDR 0x10020000 /* absolute address for now */
219#define CONFIG_ENV_SIZE 0x20000
wdenk7ac16102004-08-01 22:48:16 +0000220
221#define CONFIG_ENV_OVERWRITE 1 /* env is not writable now */
222
223/*
224 * CSxU_VAL:
225 * 63| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x|32
226 * |DTACK_SEL|0|BCD | BCS | PSZ|PME|SYNC| DOL | CNC| WSC | 0| WWS | EDC |
227 *
228 * CSxL_VAL:
229 * 31| x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x | x x x x| 0
230 * | OEA | OEN | WEA | WEN | CSA |EBC| DSZ | 0|SP|0|WP| 0 0|PA|CSEN|
231 */
232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_CS0U_VAL 0x000F2000
234#define CONFIG_SYS_CS0L_VAL 0x11110d01
235#define CONFIG_SYS_CS1U_VAL 0x000F0a00
236#define CONFIG_SYS_CS1L_VAL 0x11110601
237#define CONFIG_SYS_CS2U_VAL 0x0
238#define CONFIG_SYS_CS2L_VAL 0x0
wdenk7ac16102004-08-01 22:48:16 +0000239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_CS3U_VAL 0x000FFFFF
241#define CONFIG_SYS_CS3L_VAL 0x00000303
wdenk7ac16102004-08-01 22:48:16 +0000242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_CS4U_VAL 0x000F0a00
244#define CONFIG_SYS_CS4L_VAL 0x11110301
wdenk7ac16102004-08-01 22:48:16 +0000245
246/* CNC == 3 too long
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247 #define CONFIG_SYS_CS5U_VAL 0x0000C210 */
wdenk7ac16102004-08-01 22:48:16 +0000248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249/* #define CONFIG_SYS_CS5U_VAL 0x00008400
wdenk7ac16102004-08-01 22:48:16 +0000250 mal laenger mahcen, ob der bei 150MHz laenger haelt dann und
251 kaum langsamer ist */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252/* #define CONFIG_SYS_CS5U_VAL 0x00009400
253 #define CONFIG_SYS_CS5L_VAL 0x11010D03 */
wdenk7ac16102004-08-01 22:48:16 +0000254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_CS5U_VAL 0x00008400
256#define CONFIG_SYS_CS5L_VAL 0x00000D03
wdenk7ac16102004-08-01 22:48:16 +0000257
258#define CONFIG_DRIVER_DM9000 1
wdenk7ac16102004-08-01 22:48:16 +0000259#define CONFIG_DM9000_BASE 0x16000000
260#define DM9000_IO CONFIG_DM9000_BASE
261#define DM9000_DATA (CONFIG_DM9000_BASE+4)
wdenk7ac16102004-08-01 22:48:16 +0000262
263/* f_{dpll}=2*f{ref}*(MFI+MFN/(MFD+1))/(PD+1)
264 f_ref=16,777MHz
265
266 0x002a141f: 191,9944MHz
267 0x040b2007: 144MHz
268 0x042a141f: 96MHz
269 0x0811140d: 64MHz
270 0x040e200e: 150MHz
271 0x00321431: 200MHz
272
273 0x08001800: 64MHz mit 16er Quarz
274 0x04001800: 96MHz mit 16er Quarz
275 0x04002400: 144MHz mit 16er Quarz
276
277 31 |x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x|x x x x| 0
278 |XXX|--PD---|-------MFD---------|XXX|--MFI--|-----MFN-----------| */
279
280#define CPU200
281
282#ifdef CPU200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_MPCTL0_VAL 0x00321431
wdenk7ac16102004-08-01 22:48:16 +0000284#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_MPCTL0_VAL 0x040e200e
wdenk7ac16102004-08-01 22:48:16 +0000286#endif
287
288/* #define BUS64 */
289#define BUS72
290
291#ifdef BUS72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_SPCTL0_VAL 0x04002400
wdenk7ac16102004-08-01 22:48:16 +0000293#endif
294
295#ifdef BUS96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_SPCTL0_VAL 0x04001800
wdenk7ac16102004-08-01 22:48:16 +0000297#endif
298
299#ifdef BUS64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_SPCTL0_VAL 0x08001800
wdenk7ac16102004-08-01 22:48:16 +0000301#endif
302
303/* Das ist der BCLK Divider, der aus der System PLL
304 BCLK und HCLK erzeugt:
305 31 | xxxx xxxx xxxx xxxx xx10 11xx xxxx xxxx | 0
306 0x2f008403 : 192MHz/2=96MHz, 144MHz/2=72MHz PRESC=1->BCLKDIV=2
307 0x2f008803 : 192MHz/3=64MHz, 240MHz/3=80MHz PRESC=1->BCLKDIV=2
308 0x2f001003 : 192MHz/5=38,4MHz
309 0x2f000003 : 64MHz/1
310 Bit 22: SPLL Restart
311 Bit 21: MPLL Restart */
312
313#ifdef BUS64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_CSCR_VAL 0x2f030003
wdenk7ac16102004-08-01 22:48:16 +0000315#endif
316
317#ifdef BUS72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_CSCR_VAL 0x2f030403
wdenk7ac16102004-08-01 22:48:16 +0000319#endif
320
321/*
322 * Well this has to be defined, but on the other hand it is used differently
323 * one may expect. For instance loadb command do not cares :-)
324 * So advice is - do not relay on this...
325 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_LOAD_ADDR 0x08400000
wdenk7ac16102004-08-01 22:48:16 +0000327
328#define MHZ16QUARZINUSE
329
330#ifdef MHZ16QUARZINUSE
331#define CONFIG_SYSPLL_CLK_FREQ 16000000
332#else
333#define CONFIG_SYSPLL_CLK_FREQ 16780000
334#endif
335
336#define CONFIG_SYS_CLK_FREQ 16780000
337
338/* FMCR Bit 0 becomes 0 to make CS3 CS3 :P */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_FMCR_VAL 0x00000001
wdenk7ac16102004-08-01 22:48:16 +0000340
341/* Bit[0:3] contain PERCLK1DIV for UART 1
342 0x000b00b ->b<- -> 192MHz/12=16MHz
343 0x000b00b ->8<- -> 144MHz/09=16MHz
344 0x000b00b ->3<- -> 64MHz/4=16MHz */
345
346#ifdef BUS96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_PCDR_VAL 0x000b00b5
wdenk7ac16102004-08-01 22:48:16 +0000348#endif
349
350#ifdef BUS64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_PCDR_VAL 0x000b00b3
wdenk7ac16102004-08-01 22:48:16 +0000352#endif
353
354#ifdef BUS72
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCDR_VAL 0x000b00b8
wdenk7ac16102004-08-01 22:48:16 +0000356#endif
357
358#endif /* __CONFIG_H */