blob: 59cca0b60744543a8eb54fc9d87699fe5b7eaa90 [file] [log] [blame]
wdenk2f0812d2003-10-08 22:45:44 +00001/*
Wolfgang Denk4c15d702006-03-12 01:45:44 +01002 * Copyright (C) 2003-2005 Arabella Software Ltd.
wdenk2f0812d2003-10-08 22:45:44 +00003 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * U-Boot configuration for Zephyr Engineering ZPC.1900 board.
6 * This port was developed and tested on Revision C board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
31#define CONFIG_ZPC1900 1 /* ...on Zephyr ZPC.1900 board */
32#define CPU_ID_STR "MPC8265"
Jon Loeligerf5ad3782005-07-23 10:37:35 -050033#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk2f0812d2003-10-08 22:45:44 +000034
Wolfgang Denk4c15d702006-03-12 01:45:44 +010035/* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
wdenk2f0812d2003-10-08 22:45:44 +000036#define CONFIG_ENV_OVERWRITE
37
38/*
39 * Select serial console configuration
40 *
41 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
42 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
43 * for SCC).
44 */
45#define CONFIG_CONS_ON_SMC /* Console is on SMC */
46#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
47#undef CONFIG_CONS_NONE /* It's not on external UART */
48#define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
49
50/*
51 * Select ethernet configuration
52 *
53 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
54 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
55 * SCC, 1-3 for FCC)
56 *
57 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
Jon Loeliger2517d972007-07-09 17:15:49 -050058 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
59 * must be unset.
wdenk2f0812d2003-10-08 22:45:44 +000060 */
61#undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
62#define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
63#undef CONFIG_ETHER_NONE /* No external Ethernet */
64
65#ifdef CONFIG_ETHER_ON_FCC
66
67#define CONFIG_ETHER_INDEX 2 /* FCC2 is used for Ethernet */
68
69#if (CONFIG_ETHER_INDEX == 2)
70/*
71 * - Rx clock is CLK13
72 * - Tx clock is CLK14
73 * - Select bus for bd/buffers (see 28-13)
74 * - Full duplex
75 */
76# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
77# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
78# define CFG_CPMFCR_RAMTYPE 0
79# define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
80
wdenk02075fd2004-10-09 23:33:42 +000081#endif /* CONFIG_ETHER_INDEX */
wdenk2f0812d2003-10-08 22:45:44 +000082
83#define CONFIG_MII /* MII PHY management */
84#define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
85/*
86 * GPIO pins used for bit-banged MII communications
87 */
wdenk02075fd2004-10-09 23:33:42 +000088#define MDIO_PORT 2 /* Port C */
89#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
90#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
91#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
wdenk2f0812d2003-10-08 22:45:44 +000092
wdenk02075fd2004-10-09 23:33:42 +000093#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
94 else iop->pdat &= ~0x00400000
wdenk2f0812d2003-10-08 22:45:44 +000095
wdenk02075fd2004-10-09 23:33:42 +000096#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
97 else iop->pdat &= ~0x00200000
wdenk2f0812d2003-10-08 22:45:44 +000098
wdenk02075fd2004-10-09 23:33:42 +000099#define MIIDELAY udelay(1)
wdenk2f0812d2003-10-08 22:45:44 +0000100
101#endif /* CONFIG_ETHER_ON_FCC */
102
103#ifndef CONFIG_8260_CLKIN
104#define CONFIG_8260_CLKIN 66666666 /* in Hz */
105#endif
106
wdenk02075fd2004-10-09 23:33:42 +0000107#define CONFIG_BAUDRATE 38400
wdenk2f0812d2003-10-08 22:45:44 +0000108
wdenk2f0812d2003-10-08 22:45:44 +0000109
Jon Loeliger21616192007-07-08 15:31:57 -0500110/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500111 * BOOTP options
112 */
113#define CONFIG_BOOTP_BOOTFILESIZE
114#define CONFIG_BOOTP_BOOTPATH
115#define CONFIG_BOOTP_GATEWAY
116#define CONFIG_BOOTP_HOSTNAME
117
118
119/*
Jon Loeliger21616192007-07-08 15:31:57 -0500120 * Command line configuration.
121 */
122#include <config_cmd_default.h>
123
124#define CONFIG_CMD_ASKENV
125#define CONFIG_CMD_DHCP
126#define CONFIG_CMD_IMMAP
127#define CONFIG_CMD_MII
128#define CONFIG_CMD_PING
129
wdenk2f0812d2003-10-08 22:45:44 +0000130
131#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
132#define CONFIG_BOOTCOMMAND "dhcp;bootm" /* autoboot command */
133#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=:::::eth0:dhcp"
134
Jon Loeliger21616192007-07-08 15:31:57 -0500135#if defined(CONFIG_CMD_KGDB)
wdenk2f0812d2003-10-08 22:45:44 +0000136#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
137#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
138#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
139#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
140#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
141#endif
142
143#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
wdenk02075fd2004-10-09 23:33:42 +0000144#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenk2f0812d2003-10-08 22:45:44 +0000145
146/*
147 * Miscellaneous configurable options
148 */
149#define CFG_HUSH_PARSER
wdenk02075fd2004-10-09 23:33:42 +0000150#define CFG_PROMPT_HUSH_PS2 "> "
wdenk2f0812d2003-10-08 22:45:44 +0000151#define CFG_LONGHELP /* undef to save memory */
wdenk02075fd2004-10-09 23:33:42 +0000152#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger21616192007-07-08 15:31:57 -0500153#if defined(CONFIG_CMD_KGDB)
wdenk02075fd2004-10-09 23:33:42 +0000154#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk2f0812d2003-10-08 22:45:44 +0000155#else
wdenk02075fd2004-10-09 23:33:42 +0000156#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk2f0812d2003-10-08 22:45:44 +0000157#endif
158#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
159#define CFG_MAXARGS 16 /* max number of command args */
160#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
161
162#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100163#define CFG_MEMTEST_END 0x03800000 /* 1 ... 56 MB in DRAM */
wdenk2f0812d2003-10-08 22:45:44 +0000164
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100165#define CFG_LOAD_ADDR 0x400000 /* default load address */
wdenk2f0812d2003-10-08 22:45:44 +0000166
167#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
168
169#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
170
wdenk2f0812d2003-10-08 22:45:44 +0000171#define CFG_SDRAM_BASE 0x00000000
172#define CFG_SDRAM_SIZE 64
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100173
174#define CFG_IMMR 0xF0000000
175#define CFG_LSDRAM_BASE 0xFC000000
176#define CFG_FLASH_BASE 0xFE000000
wdenk2f0812d2003-10-08 22:45:44 +0000177#define CFG_BCSR 0xFEA00000
178#define CFG_EEPROM 0xFEB00000
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100179#define CFG_FLSIMM_BASE 0xFF000000
wdenk2f0812d2003-10-08 22:45:44 +0000180
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100181#define CFG_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200182#define CONFIG_FLASH_CFI_DRIVER
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100183#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
184#define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
185
186#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLSIMM_BASE }
wdenk2f0812d2003-10-08 22:45:44 +0000187
188#define BCSR_PCI_MODE 0x01
189
190#define CFG_INIT_RAM_ADDR CFG_IMMR
191#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
192#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
193#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
194#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
195
196/* Hard reset configuration word */
wdenk02075fd2004-10-09 23:33:42 +0000197#define CFG_HRCW_MASTER (HRCW_EBM | HRCW_BPS01| HRCW_CIP |\
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100198 HRCW_L2CPC10 | HRCW_DPPC00 | HRCW_ISB100 |\
199 HRCW_BMS | HRCW_LBPC00 | HRCW_APPC10 |\
200 HRCW_MODCK_H0111 \
201 ) /* 0x16848207 */
wdenk2f0812d2003-10-08 22:45:44 +0000202/* No slaves */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200203#define CFG_HRCW_SLAVE1 0
204#define CFG_HRCW_SLAVE2 0
205#define CFG_HRCW_SLAVE3 0
206#define CFG_HRCW_SLAVE4 0
207#define CFG_HRCW_SLAVE5 0
208#define CFG_HRCW_SLAVE6 0
209#define CFG_HRCW_SLAVE7 0
wdenk2f0812d2003-10-08 22:45:44 +0000210
211#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
212#define BOOTFLAG_WARM 0x02 /* Software reboot */
213
214#define CFG_MONITOR_BASE TEXT_BASE
215#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
216#define CFG_RAMBOOT
217#endif
218
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100219#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenk2f0812d2003-10-08 22:45:44 +0000220#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
221#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
222
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200223#if !defined(CONFIG_ENV_IS_IN_FLASH) && !defined(CONFIG_ENV_IS_IN_NVRAM)
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200224#define CONFIG_ENV_IS_IN_NVRAM 1
wdenk2f0812d2003-10-08 22:45:44 +0000225#endif
226
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200227#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200228# define CONFIG_ENV_SECT_SIZE 0x10000
229# define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
wdenk2f0812d2003-10-08 22:45:44 +0000230#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200231# define CONFIG_ENV_ADDR (CFG_EEPROM + 0x400)
232# define CONFIG_ENV_SIZE 0x1000
wdenk2f0812d2003-10-08 22:45:44 +0000233# define CFG_NVRAM_ACCESS_ROUTINE
234#endif
235
236#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger21616192007-07-08 15:31:57 -0500237#if defined(CONFIG_CMD_KGDB)
wdenk2f0812d2003-10-08 22:45:44 +0000238# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
239#endif
240
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100241#define CFG_HID0_INIT (HID0_ICFI)
242#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
wdenk2f0812d2003-10-08 22:45:44 +0000243
244#define CFG_HID2 0
245
246#define CFG_SIUMCR 0x42200000
247#define CFG_SYPCR 0xFFFFFFC3
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100248#define CFG_BCR 0x90000000
wdenk2f0812d2003-10-08 22:45:44 +0000249#define CFG_SCCR SCCR_DFBRG01
250
251#define CFG_RMR RMR_CSRE
252#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
253#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
254#define CFG_RCCR 0
255
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100256#define CFG_PSDMR /* 0x834DA43B */0x014DA43A
257#define CFG_PSRT 0x0F/* 0x0C */
258#define CFG_LSDMR 0x0085A562
259#define CFG_LSRT 0x0F
wdenk2f0812d2003-10-08 22:45:44 +0000260#define CFG_MPTPR 0x4000
261
Wolfgang Denk15888b42007-07-05 17:56:27 +0200262#define CFG_PSDRAM_BR (CFG_SDRAM_BASE | 0x00000041)
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100263#define CFG_PSDRAM_OR 0xFC0028C0
Wolfgang Denk15888b42007-07-05 17:56:27 +0200264#define CFG_LSDRAM_BR (CFG_LSDRAM_BASE | 0x00001861)
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100265#define CFG_LSDRAM_OR 0xFF803480
266
Wolfgang Denk15888b42007-07-05 17:56:27 +0200267#define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00000801)
wdenk2f0812d2003-10-08 22:45:44 +0000268#define CFG_OR0_PRELIM 0xFFE00856
Wolfgang Denk15888b42007-07-05 17:56:27 +0200269#define CFG_BR5_PRELIM (CFG_EEPROM | 0x00000801)
wdenk2f0812d2003-10-08 22:45:44 +0000270#define CFG_OR5_PRELIM 0xFFFF03F6
Wolfgang Denk15888b42007-07-05 17:56:27 +0200271#define CFG_BR6_PRELIM (CFG_FLSIMM_BASE | 0x00001801)
Wolfgang Denk4c15d702006-03-12 01:45:44 +0100272#define CFG_OR6_PRELIM 0xFF000856
Wolfgang Denk15888b42007-07-05 17:56:27 +0200273#define CFG_BR7_PRELIM (CFG_BCSR | 0x00000801)
wdenk2f0812d2003-10-08 22:45:44 +0000274#define CFG_OR7_PRELIM 0xFFFF83F6
275
276#define CFG_RESET_ADDRESS 0xC0000000
277
278#endif /* __CONFIG_H */