blob: c9f193fc4672ba70035b3de8ffc107246ec08a6e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger3e2d0912007-04-11 16:50:57 -05002/*
Kumar Galaa9db4ec2011-01-11 00:52:35 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
Jon Loeliger3e2d0912007-04-11 16:50:57 -05004 */
5
6/*
7 * mpc8544ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Ed Swarthout52b98522007-07-27 01:50:51 -050013#define CONFIG_PCI1 1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040014#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
15#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
16#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Ed Swarthout52b98522007-07-27 01:50:51 -050017#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala7738d5c2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050020
Jon Loeliger3e2d0912007-04-11 16:50:57 -050021#define CONFIG_ENV_OVERWRITE
Ed Swarthout52b98522007-07-27 01:50:51 -050022#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050023
Jon Loeliger3e2d0912007-04-11 16:50:57 -050024#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060025#include <linux/stringify.h>
Jon Loeliger3e2d0912007-04-11 16:50:57 -050026extern unsigned long get_board_sys_clk(unsigned long dummy);
27#endif
28#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
29
30/*
31 * These can be toggled for performance analysis, otherwise use default.
32 */
Ed Swarthout52b98522007-07-27 01:50:51 -050033#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050034#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050035
36/*
37 * Only possible on E500 Version 2 or newer cores.
38 */
39#define CONFIG_ENABLE_36BIT_PHYS 1
40
Timur Tabid8f341c2011-08-04 18:03:41 -050041#define CONFIG_SYS_CCSRBAR 0xe0000000
42#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger3e2d0912007-04-11 16:50:57 -050043
Kumar Gala573ad302008-08-26 08:02:30 -050044/* DDR Setup */
Kumar Gala573ad302008-08-26 08:02:30 -050045#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
46#define CONFIG_DDR_SPD
47
Dave Liud3ca1242008-10-28 17:53:38 +080048#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala573ad302008-08-26 08:02:30 -050049#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
50
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
52#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala573ad302008-08-26 08:02:30 -050053#define CONFIG_VERY_BIG_RAM
54
Kumar Gala573ad302008-08-26 08:02:30 -050055#define CONFIG_DIMM_SLOTS_PER_CTLR 1
56#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Jon Loeliger3e2d0912007-04-11 16:50:57 -050057
Kumar Gala573ad302008-08-26 08:02:30 -050058/* I2C addresses of SPD EEPROMs */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050059#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
60
Kumar Gala573ad302008-08-26 08:02:30 -050061/* Make sure required options are set */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050062#ifndef CONFIG_SPD_EEPROM
63#error ("CONFIG_SPD_EEPROM is required")
64#endif
65
66#undef CONFIG_CLOCKS_IN_MHZ
67
68/*
69 * Memory map
70 *
71 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
72 *
73 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
74 *
75 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
76 *
77 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
78 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
79 *
80 * Localbus cacheable
81 *
82 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
83 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
84 *
85 * Localbus non-cacheable
86 *
87 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
88 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
89 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
90 *
91 */
92
93/*
94 * Local Bus Definitions
95 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050099
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_BR0_PRELIM 0xff801001
101#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_OR0_PRELIM 0xff806e65
104#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_QUIET_TEST
109#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
110#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
111#undef CONFIG_SYS_FLASH_CHECKSUM
112#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
113#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galaded59a12008-06-09 18:55:38 -0500114#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500115
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
123#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
126#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500127
Kim Phillips53b34982007-08-21 17:00:17 -0500128#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500129#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
130#define PIXIS_ID 0x0 /* Board ID at offset 0 */
131#define PIXIS_VER 0x1 /* Board version at offset 1 */
132#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
133#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
134#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
135 * register */
136#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
137#define PIXIS_VCTL 0x10 /* VELA Control Register */
138#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
139#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
140#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500141#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
142#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500143#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
144#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
145#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
146#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Flemingdb2b5bd2008-08-31 16:33:30 -0500147#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Flemingdb2b5bd2008-08-31 16:33:30 -0500149#define PIXIS_VSPEED2_TSEC1SER 0x2
150#define PIXIS_VSPEED2_TSEC3SER 0x1
151#define PIXIS_VCFGEN1_TSEC1SER 0x20
152#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yu46269062008-10-10 11:40:58 +0800153#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
154#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_RAM_LOCK 1
157#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200158#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500159
Wolfgang Denk0191e472010-10-26 14:34:52 +0200160#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
164#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500165
166/* Serial Port - controlled on board with jumper J8
167 * open - index 2
168 * shorted - index 1
169 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_NS16550_SERIAL
171#define CONFIG_SYS_NS16550_REG_SIZE 1
172#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500175 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
178#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500179
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500180/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200181#define CONFIG_SYS_I2C
182#define CONFIG_SYS_I2C_FSL
183#define CONFIG_SYS_FSL_I2C_SPEED 400000
184#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Benjamin Kamathe77bd682016-06-29 16:44:38 -0700185#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
Heiko Schocherf2850742012-10-24 13:48:22 +0200186#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500188
189/*
190 * General PCI
191 * Memory space is mapped 1-1, but I/O space must start from 0.
192 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600193#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600195#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500197
Kumar Galaef43b6e2008-12-02 16:08:39 -0600198#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600199#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600200#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600202#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600203#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
205#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500206
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500207/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Galacc46bc72010-12-17 06:01:24 -0600208#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600209#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600210#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600211#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600213#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600214#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
216#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500217
218/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Galacc46bc72010-12-17 06:01:24 -0600219#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600220#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600221#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600222#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600224#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600225#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
227#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500228
229/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Galacc46bc72010-12-17 06:01:24 -0600230#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600231#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600232#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600233#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600235#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala64bb6d12008-12-02 16:08:37 -0600236#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
238#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600239#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala3fe80872008-12-02 16:08:36 -0600240#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600241#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500243
244#if defined(CONFIG_PCI)
245
Kumar Gala559e5312008-07-14 14:07:03 -0500246/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600247#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala559e5312008-07-14 14:07:03 -0500248
249/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600250/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala559e5312008-07-14 14:07:03 -0500251
252/* video */
Kumar Gala559e5312008-07-14 14:07:03 -0500253
254#if defined(CONFIG_VIDEO)
255#define CONFIG_BIOSEMU
Kumar Gala559e5312008-07-14 14:07:03 -0500256#define CONFIG_ATI_RADEON_FB
257#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala559e5312008-07-14 14:07:03 -0500259#endif
260
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500261#undef CONFIG_EEPRO100
262#undef CONFIG_TULIP
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500263
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500264#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600265 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
266 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500267 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
268#endif
269
270#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500271
272#ifdef CONFIG_SCSI_AHCI
273#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
275#define CONFIG_SYS_SCSI_MAX_LUN 1
276#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Tuomas Tynkkynenf4029952018-09-13 01:28:57 +0300277#endif /* CONFIG_SCSI_AHCI */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500278
279#endif /* CONFIG_PCI */
280
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500281#if defined(CONFIG_TSEC_ENET)
282
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500283#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips177e58f2007-05-16 16:52:19 -0500284#define CONFIG_TSEC1 1
285#define CONFIG_TSEC1_NAME "eTSEC1"
286#define CONFIG_TSEC3 1
287#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout52b98522007-07-27 01:50:51 -0500288
Liu Yu46269062008-10-10 11:40:58 +0800289#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming3d19fad2008-08-31 16:33:28 -0500290#define CONFIG_FSL_SGMII_RISER 1
291#define SGMII_RISER_PHY_OFFSET 0x1c
292
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500293#define TSEC1_PHY_ADDR 0
294#define TSEC3_PHY_ADDR 1
295
Andy Fleming09b88df2007-08-15 20:03:25 -0500296#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
297#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
298
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500299#define TSEC1_PHYIDX 0
300#define TSEC3_PHYIDX 0
301
302#define CONFIG_ETHPRIME "eTSEC1"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500303#endif /* CONFIG_TSEC_ENET */
304
305/*
306 * Environment
307 */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500308
309#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500311
Jon Loeligere63319f2007-06-13 13:22:08 -0500312/*
Jon Loeligered26c742007-07-10 09:10:49 -0500313 * BOOTP options
314 */
315#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500316
Jon Loeligered26c742007-07-10 09:10:49 -0500317/*
Hongtao Jia7cfc5c82012-12-20 19:39:53 +0000318 * USB
319 */
Hongtao Jia7cfc5c82012-12-20 19:39:53 +0000320
Tom Riniceed5d22017-05-12 22:33:27 -0400321#ifdef CONFIG_USB_EHCI_HCD
Hongtao Jia7cfc5c82012-12-20 19:39:53 +0000322#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Hongtao Jia7cfc5c82012-12-20 19:39:53 +0000323#define CONFIG_PCI_EHCI_DEVICE 0
324#endif
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500325
326#undef CONFIG_WATCHDOG /* watchdog disabled */
327
328/*
329 * Miscellaneous configurable options
330 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500332
333/*
334 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500335 * have to be in the first 64 MB of memory, since this is
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500336 * the maximum mapped by the Linux kernel during initialization.
337 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500338#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
339#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500340
Jon Loeligere63319f2007-06-13 13:22:08 -0500341#if defined(CONFIG_CMD_KGDB)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500342#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500343#endif
344
345/*
346 * Environment Configuration
347 */
348
349/* The mac addresses for all ethernet interface */
350#if defined(CONFIG_TSEC_ENET)
Kumar Gala0eb61912007-08-16 11:01:21 -0500351#define CONFIG_HAS_ETH0
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500352#define CONFIG_HAS_ETH1
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500353#endif
354
355#define CONFIG_IPADDR 192.168.1.251
356
Mario Six790d8442018-03-28 14:38:20 +0200357#define CONFIG_HOSTNAME "8544ds_unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000358#define CONFIG_ROOTPATH "/nfs/mpc85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000359#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
Ed Swarthout52b98522007-07-27 01:50:51 -0500360#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500361
Kumar Gala937176b2007-11-27 22:42:34 -0600362#define CONFIG_SERVERIP 192.168.1.1
363#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500364#define CONFIG_NETMASK 255.255.0.0
365
366#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
367
Ed Swarthout52b98522007-07-27 01:50:51 -0500368#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200369"netdev=eth0\0" \
370"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
371"tftpflash=tftpboot $loadaddr $uboot; " \
372 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
373 " +$filesize; " \
374 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
375 " +$filesize; " \
376 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
377 " $filesize; " \
378 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
379 " +$filesize; " \
380 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
381 " $filesize\0" \
382"consoledev=ttyS0\0" \
383"ramdiskaddr=2000000\0" \
384"ramdiskfile=8544ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500385"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200386"fdtfile=8544ds/mpc8544ds.dtb\0" \
387"bdev=sda3\0"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500388
389#define CONFIG_NFSBOOTCOMMAND \
390 "setenv bootargs root=/dev/nfs rw " \
391 "nfsroot=$serverip:$rootpath " \
392 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
393 "console=$consoledev,$baudrate $othbootargs;" \
394 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600395 "tftp $fdtaddr $fdtfile;" \
396 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500397
Ed Swarthout52b98522007-07-27 01:50:51 -0500398#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500399 "setenv bootargs root=/dev/ram rw " \
400 "console=$consoledev,$baudrate $othbootargs;" \
401 "tftp $ramdiskaddr $ramdiskfile;" \
402 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600403 "tftp $fdtaddr $fdtfile;" \
404 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500405
Ed Swarthout52b98522007-07-27 01:50:51 -0500406#define CONFIG_BOOTCOMMAND \
407 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500408 "console=$consoledev,$baudrate $othbootargs;" \
409 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600410 "tftp $fdtaddr $fdtfile;" \
411 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500412
413#endif /* __CONFIG_H */