blob: 6cb58708090897b727a9c92a228380b564bdb73f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Graeme Russa0190bd2012-12-02 04:55:11 +00002/*
3 * Taken from the linux kernel file of the same name
4 *
5 * (C) Copyright 2012
6 * Graeme Russ, <graeme.russ@gmail.com>
Graeme Russa0190bd2012-12-02 04:55:11 +00007 */
8
9#ifndef _ASM_X86_MSR_INDEX_H
10#define _ASM_X86_MSR_INDEX_H
11
12/* CPU model specific register (MSR) numbers */
13
14/* x86-64 specific MSRs */
15#define MSR_EFER 0xc0000080 /* extended feature register */
16#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
17#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
18#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
19#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
20#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
21#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
22#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
23#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
24
25/* EFER bits: */
26#define _EFER_SCE 0 /* SYSCALL/SYSRET */
27#define _EFER_LME 8 /* Long mode enable */
28#define _EFER_LMA 10 /* Long mode active (read-only) */
29#define _EFER_NX 11 /* No execute enable */
30#define _EFER_SVME 12 /* Enable virtualization */
31#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
32#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
33
34#define EFER_SCE (1<<_EFER_SCE)
35#define EFER_LME (1<<_EFER_LME)
36#define EFER_LMA (1<<_EFER_LMA)
37#define EFER_NX (1<<_EFER_NX)
38#define EFER_SVME (1<<_EFER_SVME)
39#define EFER_LMSLE (1<<_EFER_LMSLE)
40#define EFER_FFXSR (1<<_EFER_FFXSR)
41
42/* Intel MSRs. Some also available on other CPUs */
Simon Glass9d953582016-03-06 19:28:04 -070043#define MSR_PIC_MSG_CONTROL 0x2e
44#define PLATFORM_INFO_SET_TDP (1 << 29)
45
Simon Glassca1c61e2019-09-25 08:11:46 -060046#define MSR_MTRR_CAP_MSR 0x0fe
47#define MSR_MTRR_CAP_SMRR (1 << 11)
48#define MSR_MTRR_CAP_WC (1 << 10)
49#define MSR_MTRR_CAP_FIX (1 << 8)
50#define MSR_MTRR_CAP_VCNT 0xff
51
Graeme Russa0190bd2012-12-02 04:55:11 +000052#define MSR_IA32_PERFCTR0 0x000000c1
53#define MSR_IA32_PERFCTR1 0x000000c2
54#define MSR_FSB_FREQ 0x000000cd
Simon Glass44f4b212014-10-10 08:21:53 -060055#define MSR_NHM_PLATFORM_INFO 0x000000ce
Graeme Russa0190bd2012-12-02 04:55:11 +000056
57#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
58#define NHM_C3_AUTO_DEMOTE (1UL << 25)
59#define NHM_C1_AUTO_DEMOTE (1UL << 26)
60#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Simon Glass44f4b212014-10-10 08:21:53 -060061#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
62#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Graeme Russa0190bd2012-12-02 04:55:11 +000063
Simon Glass987214d2015-04-29 22:26:02 -060064#define MSR_BSEL_CR_OVERCLOCK_CONTROL 0x000000cd
Simon Glass44f4b212014-10-10 08:21:53 -060065#define MSR_PLATFORM_INFO 0x000000ce
Simon Glass987214d2015-04-29 22:26:02 -060066#define MSR_PMG_CST_CONFIG_CONTROL 0x000000e2
67#define SINGLE_PCTL (1 << 11)
68
Graeme Russa0190bd2012-12-02 04:55:11 +000069#define MSR_MTRRcap 0x000000fe
70#define MSR_IA32_BBL_CR_CTL 0x00000119
71#define MSR_IA32_BBL_CR_CTL3 0x0000011e
Simon Glass987214d2015-04-29 22:26:02 -060072#define MSR_POWER_MISC 0x00000120
73#define ENABLE_ULFM_AUTOCM_MASK (1 << 2)
74#define ENABLE_INDP_AUTOCM_MASK (1 << 3)
Graeme Russa0190bd2012-12-02 04:55:11 +000075
Simon Glassca1c61e2019-09-25 08:11:46 -060076#define MSR_EMULATE_PM_TIMER 0x121
77#define EMULATE_DELAY_OFFSET_VALUE 20
78#define EMULATE_PM_TMR_EN (1 << 16)
79#define EMULATE_DELAY_VALUE 0x13
80
Graeme Russa0190bd2012-12-02 04:55:11 +000081#define MSR_IA32_SYSENTER_CS 0x00000174
82#define MSR_IA32_SYSENTER_ESP 0x00000175
83#define MSR_IA32_SYSENTER_EIP 0x00000176
84
85#define MSR_IA32_MCG_CAP 0x00000179
86#define MSR_IA32_MCG_STATUS 0x0000017a
87#define MSR_IA32_MCG_CTL 0x0000017b
88
Simon Glass9d953582016-03-06 19:28:04 -070089#define MSR_FLEX_RATIO 0x194
90#define FLEX_RATIO_LOCK (1 << 20)
91#define FLEX_RATIO_EN (1 << 16)
Simon Glassca1c61e2019-09-25 08:11:46 -060092/* This is burst mode BIT 38 in IA32_MISC_ENABLE MSR at offset 1A0h */
93#define BURST_MODE_DISABLE (1 << 6)
Simon Glass9d953582016-03-06 19:28:04 -070094
Simon Glass987214d2015-04-29 22:26:02 -060095#define MSR_IA32_MISC_ENABLES 0x000001a0
Simon Glass9d953582016-03-06 19:28:04 -070096#define MSR_TEMPERATURE_TARGET 0x1a2
Simon Glassca1c61e2019-09-25 08:11:46 -060097#define MSR_PREFETCH_CTL 0x1a4
98#define PREFETCH_L1_DISABLE (1 << 0)
99#define PREFETCH_L2_DISABLE (1 << 2)
Graeme Russa0190bd2012-12-02 04:55:11 +0000100#define MSR_OFFCORE_RSP_0 0x000001a6
101#define MSR_OFFCORE_RSP_1 0x000001a7
Simon Glass9d953582016-03-06 19:28:04 -0700102#define MSR_MISC_PWR_MGMT 0x1aa
103#define MISC_PWR_MGMT_EIST_HW_DIS (1 << 0)
Simon Glass7ab72de2019-09-25 08:11:47 -0600104#define MSR_TURBO_RATIO_LIMIT 0x000001ad
Simon Glass44f4b212014-10-10 08:21:53 -0600105
Simon Glass9d953582016-03-06 19:28:04 -0700106#define MSR_IA32_ENERGY_PERFORMANCE_BIAS 0x1b0
107#define ENERGY_POLICY_PERFORMANCE 0
108#define ENERGY_POLICY_NORMAL 6
109#define ENERGY_POLICY_POWERSAVE 15
110
Simon Glass44f4b212014-10-10 08:21:53 -0600111#define MSR_LBR_SELECT 0x000001c8
112#define MSR_LBR_TOS 0x000001c9
Simon Glass9d953582016-03-06 19:28:04 -0700113#define MSR_IA32_PLATFORM_DCA_CAP 0x1f8
Simon Glass987214d2015-04-29 22:26:02 -0600114#define MSR_POWER_CTL 0x000001fc
Simon Glass44f4b212014-10-10 08:21:53 -0600115#define MSR_LBR_NHM_FROM 0x00000680
116#define MSR_LBR_NHM_TO 0x000006c0
117#define MSR_LBR_CORE_FROM 0x00000040
118#define MSR_LBR_CORE_TO 0x00000060
Graeme Russa0190bd2012-12-02 04:55:11 +0000119
120#define MSR_IA32_PEBS_ENABLE 0x000003f1
121#define MSR_IA32_DS_AREA 0x00000600
122#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Simon Glass44f4b212014-10-10 08:21:53 -0600123#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
Graeme Russa0190bd2012-12-02 04:55:11 +0000124
125#define MSR_MTRRfix64K_00000 0x00000250
126#define MSR_MTRRfix16K_80000 0x00000258
127#define MSR_MTRRfix16K_A0000 0x00000259
128#define MSR_MTRRfix4K_C0000 0x00000268
129#define MSR_MTRRfix4K_C8000 0x00000269
130#define MSR_MTRRfix4K_D0000 0x0000026a
131#define MSR_MTRRfix4K_D8000 0x0000026b
132#define MSR_MTRRfix4K_E0000 0x0000026c
133#define MSR_MTRRfix4K_E8000 0x0000026d
134#define MSR_MTRRfix4K_F0000 0x0000026e
135#define MSR_MTRRfix4K_F8000 0x0000026f
136#define MSR_MTRRdefType 0x000002ff
137
138#define MSR_IA32_CR_PAT 0x00000277
139
140#define MSR_IA32_DEBUGCTLMSR 0x000001d9
141#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
142#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
143#define MSR_IA32_LASTINTFROMIP 0x000001dd
144#define MSR_IA32_LASTINTTOIP 0x000001de
145
146/* DEBUGCTLMSR bits (others vary by model): */
Simon Glass44f4b212014-10-10 08:21:53 -0600147#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
148/* single-step on branches */
Graeme Russa0190bd2012-12-02 04:55:11 +0000149#define DEBUGCTLMSR_BTF (1UL << 1)
150#define DEBUGCTLMSR_TR (1UL << 6)
151#define DEBUGCTLMSR_BTS (1UL << 7)
152#define DEBUGCTLMSR_BTINT (1UL << 8)
153#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
154#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
155#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
156
Simon Glass44f4b212014-10-10 08:21:53 -0600157#define MSR_IA32_POWER_CTL 0x000001fc
158
Graeme Russa0190bd2012-12-02 04:55:11 +0000159#define MSR_IA32_MC0_CTL 0x00000400
160#define MSR_IA32_MC0_STATUS 0x00000401
161#define MSR_IA32_MC0_ADDR 0x00000402
162#define MSR_IA32_MC0_MISC 0x00000403
163
Simon Glass44f4b212014-10-10 08:21:53 -0600164/* C-state Residency Counters */
165#define MSR_PKG_C3_RESIDENCY 0x000003f8
166#define MSR_PKG_C6_RESIDENCY 0x000003f9
167#define MSR_PKG_C7_RESIDENCY 0x000003fa
168#define MSR_CORE_C3_RESIDENCY 0x000003fc
169#define MSR_CORE_C6_RESIDENCY 0x000003fd
170#define MSR_CORE_C7_RESIDENCY 0x000003fe
171#define MSR_PKG_C2_RESIDENCY 0x0000060d
172#define MSR_PKG_C8_RESIDENCY 0x00000630
173#define MSR_PKG_C9_RESIDENCY 0x00000631
174#define MSR_PKG_C10_RESIDENCY 0x00000632
175
176/* Run Time Average Power Limiting (RAPL) Interface */
177
Simon Glass987214d2015-04-29 22:26:02 -0600178#define MSR_PKG_POWER_SKU_UNIT 0x00000606
Simon Glass44f4b212014-10-10 08:21:53 -0600179
Simon Glass9d953582016-03-06 19:28:04 -0700180#define MSR_C_STATE_LATENCY_CONTROL_0 0x60a
181#define MSR_C_STATE_LATENCY_CONTROL_1 0x60b
182#define MSR_C_STATE_LATENCY_CONTROL_2 0x60c
183#define MSR_C_STATE_LATENCY_CONTROL_3 0x633
184#define MSR_C_STATE_LATENCY_CONTROL_4 0x634
185#define MSR_C_STATE_LATENCY_CONTROL_5 0x635
186#define IRTL_VALID (1 << 15)
187#define IRTL_1_NS (0 << 10)
188#define IRTL_32_NS (1 << 10)
189#define IRTL_1024_NS (2 << 10)
190#define IRTL_32768_NS (3 << 10)
191#define IRTL_1048576_NS (4 << 10)
192#define IRTL_33554432_NS (5 << 10)
193#define IRTL_RESPONSE_MASK (0x3ff)
194
Simon Glass44f4b212014-10-10 08:21:53 -0600195#define MSR_PKG_POWER_LIMIT 0x00000610
Simon Glass9d953582016-03-06 19:28:04 -0700196/* long duration in low dword, short duration in high dword */
197#define PKG_POWER_LIMIT_MASK 0x7fff
198#define PKG_POWER_LIMIT_EN (1 << 15)
199#define PKG_POWER_LIMIT_CLAMP (1 << 16)
200#define PKG_POWER_LIMIT_TIME_SHIFT 17
201#define PKG_POWER_LIMIT_TIME_MASK 0x7f
202
Simon Glass44f4b212014-10-10 08:21:53 -0600203#define MSR_PKG_ENERGY_STATUS 0x00000611
204#define MSR_PKG_PERF_STATUS 0x00000613
205#define MSR_PKG_POWER_INFO 0x00000614
206
207#define MSR_DRAM_POWER_LIMIT 0x00000618
208#define MSR_DRAM_ENERGY_STATUS 0x00000619
209#define MSR_DRAM_PERF_STATUS 0x0000061b
210#define MSR_DRAM_POWER_INFO 0x0000061c
211
212#define MSR_PP0_POWER_LIMIT 0x00000638
213#define MSR_PP0_ENERGY_STATUS 0x00000639
214#define MSR_PP0_POLICY 0x0000063a
215#define MSR_PP0_PERF_STATUS 0x0000063b
216
217#define MSR_PP1_POWER_LIMIT 0x00000640
218#define MSR_PP1_ENERGY_STATUS 0x00000641
219#define MSR_PP1_POLICY 0x00000642
Simon Glass9d953582016-03-06 19:28:04 -0700220#define MSR_CONFIG_TDP_NOMINAL 0x00000648
221#define MSR_TURBO_ACTIVATION_RATIO 0x0000064c
Simon Glass44f4b212014-10-10 08:21:53 -0600222#define MSR_CORE_C1_RES 0x00000660
Simon Glass987214d2015-04-29 22:26:02 -0600223#define MSR_IACORE_RATIOS 0x0000066a
224#define MSR_IACORE_TURBO_RATIOS 0x0000066c
225#define MSR_IACORE_VIDS 0x0000066b
226#define MSR_IACORE_TURBO_VIDS 0x0000066d
227#define MSR_PKG_TURBO_CFG1 0x00000670
228#define MSR_CPU_TURBO_WKLD_CFG1 0x00000671
229#define MSR_CPU_TURBO_WKLD_CFG2 0x00000672
230#define MSR_CPU_THERM_CFG1 0x00000673
231#define MSR_CPU_THERM_CFG2 0x00000674
232#define MSR_CPU_THERM_SENS_CFG 0x00000675
Simon Glass44f4b212014-10-10 08:21:53 -0600233
Graeme Russa0190bd2012-12-02 04:55:11 +0000234#define MSR_AMD64_MC0_MASK 0xc0010044
235
236#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
237#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
238#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
239#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
240
241#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
242
243/* These are consecutive and not in the normal 4er MCE bank block */
244#define MSR_IA32_MC0_CTL2 0x00000280
245#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
246
247#define MSR_P6_PERFCTR0 0x000000c1
248#define MSR_P6_PERFCTR1 0x000000c2
249#define MSR_P6_EVNTSEL0 0x00000186
250#define MSR_P6_EVNTSEL1 0x00000187
251
Simon Glass44f4b212014-10-10 08:21:53 -0600252#define MSR_KNC_PERFCTR0 0x00000020
253#define MSR_KNC_PERFCTR1 0x00000021
254#define MSR_KNC_EVNTSEL0 0x00000028
255#define MSR_KNC_EVNTSEL1 0x00000029
256
257/* Alternative perfctr range with full access. */
258#define MSR_IA32_PMC0 0x000004c1
259
Graeme Russa0190bd2012-12-02 04:55:11 +0000260/* AMD64 MSRs. Not complete. See the architecture manual for a more
261 complete list. */
262
263#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Simon Glass44f4b212014-10-10 08:21:53 -0600264#define MSR_AMD64_TSC_RATIO 0xc0000104
Graeme Russa0190bd2012-12-02 04:55:11 +0000265#define MSR_AMD64_NB_CFG 0xc001001f
266#define MSR_AMD64_PATCH_LOADER 0xc0010020
267#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
268#define MSR_AMD64_OSVW_STATUS 0xc0010141
Simon Glass44f4b212014-10-10 08:21:53 -0600269#define MSR_AMD64_LS_CFG 0xc0011020
Graeme Russa0190bd2012-12-02 04:55:11 +0000270#define MSR_AMD64_DC_CFG 0xc0011022
Simon Glass44f4b212014-10-10 08:21:53 -0600271#define MSR_AMD64_BU_CFG2 0xc001102a
Graeme Russa0190bd2012-12-02 04:55:11 +0000272#define MSR_AMD64_IBSFETCHCTL 0xc0011030
273#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
274#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Simon Glass44f4b212014-10-10 08:21:53 -0600275#define MSR_AMD64_IBSFETCH_REG_COUNT 3
276#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Graeme Russa0190bd2012-12-02 04:55:11 +0000277#define MSR_AMD64_IBSOPCTL 0xc0011033
278#define MSR_AMD64_IBSOPRIP 0xc0011034
279#define MSR_AMD64_IBSOPDATA 0xc0011035
280#define MSR_AMD64_IBSOPDATA2 0xc0011036
281#define MSR_AMD64_IBSOPDATA3 0xc0011037
282#define MSR_AMD64_IBSDCLINAD 0xc0011038
283#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Simon Glass44f4b212014-10-10 08:21:53 -0600284#define MSR_AMD64_IBSOP_REG_COUNT 7
285#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Graeme Russa0190bd2012-12-02 04:55:11 +0000286#define MSR_AMD64_IBSCTL 0xc001103a
287#define MSR_AMD64_IBSBRTARGET 0xc001103b
Simon Glass44f4b212014-10-10 08:21:53 -0600288#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
289
290/* Fam 16h MSRs */
291#define MSR_F16H_L2I_PERF_CTL 0xc0010230
292#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Graeme Russa0190bd2012-12-02 04:55:11 +0000293
294/* Fam 15h MSRs */
295#define MSR_F15H_PERF_CTL 0xc0010200
296#define MSR_F15H_PERF_CTR 0xc0010201
Simon Glass44f4b212014-10-10 08:21:53 -0600297#define MSR_F15H_NB_PERF_CTL 0xc0010240
298#define MSR_F15H_NB_PERF_CTR 0xc0010241
Graeme Russa0190bd2012-12-02 04:55:11 +0000299
300/* Fam 10h MSRs */
301#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
302#define FAM10H_MMIO_CONF_ENABLE (1<<0)
303#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
304#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
305#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
306#define FAM10H_MMIO_CONF_BASE_SHIFT 20
307#define MSR_FAM10H_NODE_ID 0xc001100c
308
309/* K8 MSRs */
310#define MSR_K8_TOP_MEM1 0xc001001a
311#define MSR_K8_TOP_MEM2 0xc001001d
312#define MSR_K8_SYSCFG 0xc0010010
313#define MSR_K8_INT_PENDING_MSG 0xc0010055
314/* C1E active bits in int pending message */
315#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
316#define MSR_K8_TSEG_ADDR 0xc0010112
317#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
318#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
319#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
320
321/* K7 MSRs */
322#define MSR_K7_EVNTSEL0 0xc0010000
323#define MSR_K7_PERFCTR0 0xc0010004
324#define MSR_K7_EVNTSEL1 0xc0010001
325#define MSR_K7_PERFCTR1 0xc0010005
326#define MSR_K7_EVNTSEL2 0xc0010002
327#define MSR_K7_PERFCTR2 0xc0010006
328#define MSR_K7_EVNTSEL3 0xc0010003
329#define MSR_K7_PERFCTR3 0xc0010007
330#define MSR_K7_CLK_CTL 0xc001001b
331#define MSR_K7_HWCR 0xc0010015
332#define MSR_K7_FID_VID_CTL 0xc0010041
333#define MSR_K7_FID_VID_STATUS 0xc0010042
334
335/* K6 MSRs */
336#define MSR_K6_WHCR 0xc0000082
337#define MSR_K6_UWCCR 0xc0000085
338#define MSR_K6_EPMR 0xc0000086
339#define MSR_K6_PSOR 0xc0000087
340#define MSR_K6_PFIR 0xc0000088
341
342/* Centaur-Hauls/IDT defined MSRs. */
343#define MSR_IDT_FCR1 0x00000107
344#define MSR_IDT_FCR2 0x00000108
345#define MSR_IDT_FCR3 0x00000109
346#define MSR_IDT_FCR4 0x0000010a
347
348#define MSR_IDT_MCR0 0x00000110
349#define MSR_IDT_MCR1 0x00000111
350#define MSR_IDT_MCR2 0x00000112
351#define MSR_IDT_MCR3 0x00000113
352#define MSR_IDT_MCR4 0x00000114
353#define MSR_IDT_MCR5 0x00000115
354#define MSR_IDT_MCR6 0x00000116
355#define MSR_IDT_MCR7 0x00000117
356#define MSR_IDT_MCR_CTRL 0x00000120
357
358/* VIA Cyrix defined MSRs*/
359#define MSR_VIA_FCR 0x00001107
360#define MSR_VIA_LONGHAUL 0x0000110a
361#define MSR_VIA_RNG 0x0000110b
362#define MSR_VIA_BCR2 0x00001147
363
364/* Transmeta defined MSRs */
365#define MSR_TMTA_LONGRUN_CTRL 0x80868010
366#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
367#define MSR_TMTA_LRTI_READOUT 0x80868018
368#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
369
370/* Intel defined MSRs. */
371#define MSR_IA32_P5_MC_ADDR 0x00000000
372#define MSR_IA32_P5_MC_TYPE 0x00000001
373#define MSR_IA32_TSC 0x00000010
374#define MSR_IA32_PLATFORM_ID 0x00000017
375#define MSR_IA32_EBL_CR_POWERON 0x0000002a
376#define MSR_EBC_FREQUENCY_ID 0x0000002c
Simon Glass44f4b212014-10-10 08:21:53 -0600377#define MSR_SMI_COUNT 0x00000034
Graeme Russa0190bd2012-12-02 04:55:11 +0000378#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Simon Glass44f4b212014-10-10 08:21:53 -0600379#define MSR_IA32_TSC_ADJUST 0x0000003b
Graeme Russa0190bd2012-12-02 04:55:11 +0000380
381#define FEATURE_CONTROL_LOCKED (1<<0)
382#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
383#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
384
385#define MSR_IA32_APICBASE 0x0000001b
386#define MSR_IA32_APICBASE_BSP (1<<8)
387#define MSR_IA32_APICBASE_ENABLE (1<<11)
388#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
389
Simon Glass44f4b212014-10-10 08:21:53 -0600390#define MSR_IA32_TSCDEADLINE 0x000006e0
391
Graeme Russa0190bd2012-12-02 04:55:11 +0000392#define MSR_IA32_UCODE_WRITE 0x00000079
393#define MSR_IA32_UCODE_REV 0x0000008b
394
395#define MSR_IA32_PERF_STATUS 0x00000198
396#define MSR_IA32_PERF_CTL 0x00000199
Simon Glass44f4b212014-10-10 08:21:53 -0600397#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
398#define MSR_AMD_PERF_STATUS 0xc0010063
399#define MSR_AMD_PERF_CTL 0xc0010062
Graeme Russa0190bd2012-12-02 04:55:11 +0000400
Simon Glasscf46d372014-11-24 21:18:16 -0700401#define MSR_PMG_CST_CONFIG_CTL 0x000000e2
402#define MSR_PMG_IO_CAPTURE_ADR 0x000000e4
Graeme Russa0190bd2012-12-02 04:55:11 +0000403#define MSR_IA32_MPERF 0x000000e7
404#define MSR_IA32_APERF 0x000000e8
405
406#define MSR_IA32_THERM_CONTROL 0x0000019a
407#define MSR_IA32_THERM_INTERRUPT 0x0000019b
408
409#define THERM_INT_HIGH_ENABLE (1 << 0)
410#define THERM_INT_LOW_ENABLE (1 << 1)
411#define THERM_INT_PLN_ENABLE (1 << 24)
412
413#define MSR_IA32_THERM_STATUS 0x0000019c
414
415#define THERM_STATUS_PROCHOT (1 << 0)
416#define THERM_STATUS_POWER_LIMIT (1 << 10)
417
418#define MSR_THERM2_CTL 0x0000019d
419
420#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
421
422#define MSR_IA32_MISC_ENABLE 0x000001a0
Simon Glass987214d2015-04-29 22:26:02 -0600423#define H_MISC_DISABLE_TURBO (1 << 6)
Graeme Russa0190bd2012-12-02 04:55:11 +0000424
425#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
426
427#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Simon Glass44f4b212014-10-10 08:21:53 -0600428#define ENERGY_PERF_BIAS_PERFORMANCE 0
429#define ENERGY_PERF_BIAS_NORMAL 6
430#define ENERGY_PERF_BIAS_POWERSAVE 15
Graeme Russa0190bd2012-12-02 04:55:11 +0000431
432#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
433
434#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
435#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
436
437#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
438
439#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
440#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
441#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
442
443/* Thermal Thresholds Support */
444#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
445#define THERM_SHIFT_THRESHOLD0 8
446#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
447#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
448#define THERM_SHIFT_THRESHOLD1 16
449#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
450#define THERM_STATUS_THRESHOLD0 (1 << 6)
451#define THERM_LOG_THRESHOLD0 (1 << 7)
452#define THERM_STATUS_THRESHOLD1 (1 << 8)
453#define THERM_LOG_THRESHOLD1 (1 << 9)
454
455/* MISC_ENABLE bits: architectural */
456#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
457#define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
458#define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
459#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
460#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
461#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
462#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
463#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
464#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
465#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
466
467/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
468#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
469#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
470#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
471#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
472#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
473#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
474#define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
475#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
476#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
477#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
478#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
479#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
480#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
481#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
482#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
483
Simon Glass44f4b212014-10-10 08:21:53 -0600484#define MSR_IA32_TSC_DEADLINE 0x000006E0
485
Graeme Russa0190bd2012-12-02 04:55:11 +0000486/* P4/Xeon+ specific */
487#define MSR_IA32_MCG_EAX 0x00000180
488#define MSR_IA32_MCG_EBX 0x00000181
489#define MSR_IA32_MCG_ECX 0x00000182
490#define MSR_IA32_MCG_EDX 0x00000183
491#define MSR_IA32_MCG_ESI 0x00000184
492#define MSR_IA32_MCG_EDI 0x00000185
493#define MSR_IA32_MCG_EBP 0x00000186
494#define MSR_IA32_MCG_ESP 0x00000187
495#define MSR_IA32_MCG_EFLAGS 0x00000188
496#define MSR_IA32_MCG_EIP 0x00000189
497#define MSR_IA32_MCG_RESERVED 0x0000018a
498
499/* Pentium IV performance counter MSRs */
500#define MSR_P4_BPU_PERFCTR0 0x00000300
501#define MSR_P4_BPU_PERFCTR1 0x00000301
502#define MSR_P4_BPU_PERFCTR2 0x00000302
503#define MSR_P4_BPU_PERFCTR3 0x00000303
504#define MSR_P4_MS_PERFCTR0 0x00000304
505#define MSR_P4_MS_PERFCTR1 0x00000305
506#define MSR_P4_MS_PERFCTR2 0x00000306
507#define MSR_P4_MS_PERFCTR3 0x00000307
508#define MSR_P4_FLAME_PERFCTR0 0x00000308
509#define MSR_P4_FLAME_PERFCTR1 0x00000309
510#define MSR_P4_FLAME_PERFCTR2 0x0000030a
511#define MSR_P4_FLAME_PERFCTR3 0x0000030b
512#define MSR_P4_IQ_PERFCTR0 0x0000030c
513#define MSR_P4_IQ_PERFCTR1 0x0000030d
514#define MSR_P4_IQ_PERFCTR2 0x0000030e
515#define MSR_P4_IQ_PERFCTR3 0x0000030f
516#define MSR_P4_IQ_PERFCTR4 0x00000310
517#define MSR_P4_IQ_PERFCTR5 0x00000311
518#define MSR_P4_BPU_CCCR0 0x00000360
519#define MSR_P4_BPU_CCCR1 0x00000361
520#define MSR_P4_BPU_CCCR2 0x00000362
521#define MSR_P4_BPU_CCCR3 0x00000363
522#define MSR_P4_MS_CCCR0 0x00000364
523#define MSR_P4_MS_CCCR1 0x00000365
524#define MSR_P4_MS_CCCR2 0x00000366
525#define MSR_P4_MS_CCCR3 0x00000367
526#define MSR_P4_FLAME_CCCR0 0x00000368
527#define MSR_P4_FLAME_CCCR1 0x00000369
528#define MSR_P4_FLAME_CCCR2 0x0000036a
529#define MSR_P4_FLAME_CCCR3 0x0000036b
530#define MSR_P4_IQ_CCCR0 0x0000036c
531#define MSR_P4_IQ_CCCR1 0x0000036d
532#define MSR_P4_IQ_CCCR2 0x0000036e
533#define MSR_P4_IQ_CCCR3 0x0000036f
534#define MSR_P4_IQ_CCCR4 0x00000370
535#define MSR_P4_IQ_CCCR5 0x00000371
536#define MSR_P4_ALF_ESCR0 0x000003ca
537#define MSR_P4_ALF_ESCR1 0x000003cb
538#define MSR_P4_BPU_ESCR0 0x000003b2
539#define MSR_P4_BPU_ESCR1 0x000003b3
540#define MSR_P4_BSU_ESCR0 0x000003a0
541#define MSR_P4_BSU_ESCR1 0x000003a1
542#define MSR_P4_CRU_ESCR0 0x000003b8
543#define MSR_P4_CRU_ESCR1 0x000003b9
544#define MSR_P4_CRU_ESCR2 0x000003cc
545#define MSR_P4_CRU_ESCR3 0x000003cd
546#define MSR_P4_CRU_ESCR4 0x000003e0
547#define MSR_P4_CRU_ESCR5 0x000003e1
548#define MSR_P4_DAC_ESCR0 0x000003a8
549#define MSR_P4_DAC_ESCR1 0x000003a9
550#define MSR_P4_FIRM_ESCR0 0x000003a4
551#define MSR_P4_FIRM_ESCR1 0x000003a5
552#define MSR_P4_FLAME_ESCR0 0x000003a6
553#define MSR_P4_FLAME_ESCR1 0x000003a7
554#define MSR_P4_FSB_ESCR0 0x000003a2
555#define MSR_P4_FSB_ESCR1 0x000003a3
556#define MSR_P4_IQ_ESCR0 0x000003ba
557#define MSR_P4_IQ_ESCR1 0x000003bb
558#define MSR_P4_IS_ESCR0 0x000003b4
559#define MSR_P4_IS_ESCR1 0x000003b5
560#define MSR_P4_ITLB_ESCR0 0x000003b6
561#define MSR_P4_ITLB_ESCR1 0x000003b7
562#define MSR_P4_IX_ESCR0 0x000003c8
563#define MSR_P4_IX_ESCR1 0x000003c9
564#define MSR_P4_MOB_ESCR0 0x000003aa
565#define MSR_P4_MOB_ESCR1 0x000003ab
566#define MSR_P4_MS_ESCR0 0x000003c0
567#define MSR_P4_MS_ESCR1 0x000003c1
568#define MSR_P4_PMH_ESCR0 0x000003ac
569#define MSR_P4_PMH_ESCR1 0x000003ad
570#define MSR_P4_RAT_ESCR0 0x000003bc
571#define MSR_P4_RAT_ESCR1 0x000003bd
572#define MSR_P4_SAAT_ESCR0 0x000003ae
573#define MSR_P4_SAAT_ESCR1 0x000003af
574#define MSR_P4_SSU_ESCR0 0x000003be
575#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
576
577#define MSR_P4_TBPU_ESCR0 0x000003c2
578#define MSR_P4_TBPU_ESCR1 0x000003c3
579#define MSR_P4_TC_ESCR0 0x000003c4
580#define MSR_P4_TC_ESCR1 0x000003c5
581#define MSR_P4_U2L_ESCR0 0x000003b0
582#define MSR_P4_U2L_ESCR1 0x000003b1
583
584#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
585
586/* Intel Core-based CPU performance counters */
587#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
588#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
589#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
590#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
591#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
592#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
593#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
594
595/* Geode defined MSRs */
596#define MSR_GEODE_BUSCONT_CONF0 0x00001900
597
598/* Intel VT MSRs */
599#define MSR_IA32_VMX_BASIC 0x00000480
600#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
601#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
602#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
603#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
604#define MSR_IA32_VMX_MISC 0x00000485
605#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
606#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
607#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
608#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
609#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
610#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
611#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Simon Glass44f4b212014-10-10 08:21:53 -0600612#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
613#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
614#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
615#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
616#define MSR_IA32_VMX_VMFUNC 0x00000491
617
Simon Glassca1c61e2019-09-25 08:11:46 -0600618#define MSR_IA32_PQR_ASSOC 0xc8f
619/* MSR bits 33:32 encode slot number 0-3 */
620#define MSR_IA32_PQR_ASSOC_MASK (1 << 0 | 1 << 1)
621
622#define MSR_L2_QOS_MASK(reg) (0xd10 + (reg))
623
Simon Glass44f4b212014-10-10 08:21:53 -0600624/* VMX_BASIC bits and bitmasks */
625#define VMX_BASIC_VMCS_SIZE_SHIFT 32
626#define VMX_BASIC_64 0x0001000000000000LLU
627#define VMX_BASIC_MEM_TYPE_SHIFT 50
628#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
629#define VMX_BASIC_MEM_TYPE_WB 6LLU
630#define VMX_BASIC_INOUT 0x0040000000000000LLU
Graeme Russa0190bd2012-12-02 04:55:11 +0000631
Simon Glass44f4b212014-10-10 08:21:53 -0600632/* MSR_IA32_VMX_MISC bits */
633#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
634#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Graeme Russa0190bd2012-12-02 04:55:11 +0000635/* AMD-V MSRs */
636
637#define MSR_VM_CR 0xc0010114
638#define MSR_VM_IGNNE 0xc0010115
639#define MSR_VM_HSAVE_PA 0xc0010117
640
641#endif /* _ASM_X86_MSR_INDEX_H */