blob: 1f19621f444d687413e03c6710d1954696fcf8a9 [file] [log] [blame]
Stefan Roese42fbddd2006-09-07 11:51:23 +02001/*
Stefan Roese15adf442007-01-30 17:06:10 +01002 * (C) Copyright 2006-2007
Stefan Roese42fbddd2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/************************************************************************
Stefan Roese15adf442007-01-30 17:06:10 +010026 * sequoia.h - configuration for Sequoia & Rainier boards
Stefan Roese42fbddd2006-09-07 11:51:23 +020027 ***********************************************************************/
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
Stefan Roese15adf442007-01-30 17:06:10 +010034/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roesebe6729c2006-09-13 13:51:58 +020035#ifndef CONFIG_RAINIER
Stefan Roese42fbddd2006-09-07 11:51:23 +020036#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesebe6729c2006-09-13 13:51:58 +020037#else
38#define CONFIG_440GRX 1 /* Specific PPC440GRx */
39#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +020040#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese15adf442007-01-30 17:06:10 +010041#define CONFIG_SYS_CLK_FREQ 33000000 /* external freq to pll */
Stefan Roese42fbddd2006-09-07 11:51:23 +020042
43#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
44#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
45
46/*-----------------------------------------------------------------------
47 * Base addresses -- Note these are effective addresses where the
48 * actual resources get mapped (not physical addresses)
49 *----------------------------------------------------------------------*/
50#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
51#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
52
53#define CFG_BOOT_BASE_ADDR 0xf0000000
54#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
Stefan Roese38a91762006-11-20 20:39:52 +010055#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
Stefan Roese42fbddd2006-09-07 11:51:23 +020056#define CFG_MONITOR_BASE TEXT_BASE
57#define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
58#define CFG_OCM_BASE 0xe0010000 /* ocm */
59#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
60#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
61#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
62#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
63#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
64
65/* Don't change either of these */
66#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
67
68#define CFG_USB2D0_BASE 0xe0000100
69#define CFG_USB_DEVICE 0xe0000000
70#define CFG_USB_HOST 0xe0000400
71#define CFG_BCSR_BASE 0xc0000000
72
73/*-----------------------------------------------------------------------
74 * Initial RAM & stack pointer
75 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +020076/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Stefan Roese42fbddd2006-09-07 11:51:23 +020077#define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
Stefan Roese42fbddd2006-09-07 11:51:23 +020078#define CFG_INIT_RAM_END (4 << 10)
79#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
80#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
81#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
82
83/*-----------------------------------------------------------------------
84 * Serial Port
85 *----------------------------------------------------------------------*/
86#define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
87#define CONFIG_BAUDRATE 115200
88#define CONFIG_SERIAL_MULTI 1
89/* define this if you want console on UART1 */
90#undef CONFIG_UART1_CONSOLE
91
92#define CFG_BAUDRATE_TABLE \
93 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
94
95/*-----------------------------------------------------------------------
96 * Environment
97 *----------------------------------------------------------------------*/
Stefan Roesebbfcbb72006-09-12 20:19:10 +020098#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese42fbddd2006-09-07 11:51:23 +020099#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
100#else
101#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Stefan Roesebdeef642006-11-27 17:34:10 +0100102#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200103#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200104
105/*-----------------------------------------------------------------------
106 * FLASH related
107 *----------------------------------------------------------------------*/
108#define CFG_FLASH_CFI /* The flash is CFI compatible */
109#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
110
111#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
112
113#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
114#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
115
116#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
117#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
118
119#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
120#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
121
122#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
123#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
124
125#ifdef CFG_ENV_IS_IN_FLASH
126#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
127#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
128#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
129
130/* Address and size of Redundant Environment Sector */
131#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
132#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
133#endif
134
Stefan Roese42fbddd2006-09-07 11:51:23 +0200135/*
136 * IPL (Initial Program Loader, integrated inside CPU)
137 * Will load first 4k from NAND (SPL) into cache and execute it from there.
138 *
139 * SPL (Secondary Program Loader)
140 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
141 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
142 * controller and the NAND controller so that the special U-Boot image can be
143 * loaded from NAND to SDRAM.
144 *
145 * NUB (NAND U-Boot)
146 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
147 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
148 *
149 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
150 * set up. While still running from cache, I experienced problems accessing
151 * the NAND controller. sr - 2006-08-25
152 */
153#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
154#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
155#define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
156#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
157#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
158#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
159
160/*
161 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
162 */
163#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
164#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
165
166/*
167 * Now the NAND chip has to be defined (no autodetection used!)
168 */
169#define CFG_NAND_PAGE_SIZE (512) /* NAND chip page size */
170#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
171#define CFG_NAND_PAGE_COUNT (32) /* NAND chip page count */
172#define CFG_NAND_BAD_BLOCK_POS (5) /* Location of bad block marker */
173#undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
174
175#ifdef CFG_ENV_IS_IN_NAND
Stefan Roesebbfcbb72006-09-12 20:19:10 +0200176/*
177 * For NAND booting the environment is embedded in the U-Boot image. Please take
178 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
179 */
180#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
181#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200182#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
183#endif
184
185/*-----------------------------------------------------------------------
186 * DDR SDRAM
187 *----------------------------------------------------------------------*/
Stefan Roese5684da02007-01-05 10:38:05 +0100188#define CFG_MBYTES_SDRAM (256) /* 256MB */
189#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
190#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
191#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200192
193/*-----------------------------------------------------------------------
194 * I2C
195 *----------------------------------------------------------------------*/
196#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
197#undef CONFIG_SOFT_I2C /* I2C bit-banged */
198#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
199#define CFG_I2C_SLAVE 0x7F
200
201#define CFG_I2C_MULTI_EEPROMS
202#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
203#define CFG_I2C_EEPROM_ADDR_LEN 1
204#define CFG_EEPROM_PAGE_WRITE_ENABLE
205#define CFG_EEPROM_PAGE_WRITE_BITS 3
206#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
207
Stefan Roese42fbddd2006-09-07 11:51:23 +0200208/* I2C SYSMON (LM75, AD7414 is almost compatible) */
209#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
210#define CONFIG_DTT_AD7414 1 /* use AD7414 */
211#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
212#define CFG_DTT_MAX_TEMP 70
213#define CFG_DTT_LOW_TEMP -30
214#define CFG_DTT_HYSTERESIS 3
215
216#define CONFIG_PREBOOT "echo;" \
217 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
218 "echo"
219
220#undef CONFIG_BOOTARGS
221
Stefan Roese15adf442007-01-30 17:06:10 +0100222/* Setup some board specific values for the default environment variables */
223#ifndef CONFIG_RAINIER
224#define CONFIG_HOSTNAME sequoia
225#define CFG_BOOTFILE "bootfile=/tftpboot/sequoia/uImage\0"
226#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
227#else
228#define CONFIG_HOSTNAME rainier
229#define CFG_BOOTFILE "bootfile=/tftpboot/rainier/uImage\0"
230#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
231#endif
232
Stefan Roese42fbddd2006-09-07 11:51:23 +0200233#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese15adf442007-01-30 17:06:10 +0100234 CFG_BOOTFILE \
235 CFG_ROOTPATH \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200236 "netdev=eth0\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200237 "nfsargs=setenv bootargs root=/dev/nfs rw " \
238 "nfsroot=${serverip}:${rootpath}\0" \
239 "ramargs=setenv bootargs root=/dev/ram rw\0" \
240 "addip=setenv bootargs ${bootargs} " \
241 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
242 ":${hostname}:${netdev}:off panic=1\0" \
243 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
244 "flash_nfs=run nfsargs addip addtty;" \
245 "bootm ${kernel_addr}\0" \
246 "flash_self=run ramargs addip addtty;" \
247 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
248 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
249 "bootm\0" \
Stefan Roese38a91762006-11-20 20:39:52 +0100250 "kernel_addr=FC000000\0" \
251 "ramdisk_addr=FC180000\0" \
Stefan Roese15adf442007-01-30 17:06:10 +0100252 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200253 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
Stefan Roese15adf442007-01-30 17:06:10 +0100254 "cp.b 200000 FFFA0000 60000\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200255 "upd=run load;run update\0" \
256 ""
257#define CONFIG_BOOTCOMMAND "run flash_self"
258
259#if 0
260#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
261#else
262#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
263#endif
264
265#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
266#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
267
268#define CONFIG_M88E1111_PHY 1
269#define CONFIG_IBM_EMAC4_V4 1
270#define CONFIG_MII 1 /* MII PHY management */
271#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
272
273#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
274#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
275
276#define CONFIG_HAS_ETH0
277#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
278
279#define CONFIG_NET_MULTI 1
280#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
281#define CONFIG_PHY1_ADDR 1
282
283/* USB */
Stefan Roesebe6729c2006-09-13 13:51:58 +0200284#ifdef CONFIG_440EPX
Stefan Roese42fbddd2006-09-07 11:51:23 +0200285#define CONFIG_USB_OHCI
286#define CONFIG_USB_STORAGE
287
288/* Comment this out to enable USB 1.1 device */
289#define USB_2_0_DEVICE
290
Stefan Roesebe6729c2006-09-13 13:51:58 +0200291#define CMD_USB CFG_CMD_USB
292#else
293#define CMD_USB 0 /* no USB on 440GRx */
294#endif /* CONFIG_440EPX */
295
Stefan Roese42fbddd2006-09-07 11:51:23 +0200296/* Partitions */
297#define CONFIG_MAC_PARTITION
298#define CONFIG_DOS_PARTITION
299#define CONFIG_ISO_PARTITION
300
301#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
302 CFG_CMD_ASKENV | \
303 CFG_CMD_DHCP | \
304 CFG_CMD_DTT | \
305 CFG_CMD_DIAG | \
306 CFG_CMD_EEPROM | \
307 CFG_CMD_ELF | \
308 CFG_CMD_FAT | \
309 CFG_CMD_I2C | \
310 CFG_CMD_IRQ | \
311 CFG_CMD_MII | \
312 CFG_CMD_NAND | \
313 CFG_CMD_NET | \
314 CFG_CMD_NFS | \
315 CFG_CMD_PCI | \
316 CFG_CMD_PING | \
317 CFG_CMD_REGINFO | \
318 CFG_CMD_SDRAM | \
Stefan Roesebe6729c2006-09-13 13:51:58 +0200319 CMD_USB)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200320
321#define CONFIG_SUPPORT_VFAT
322
323/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
324#include <cmd_confdefs.h>
325
326/*-----------------------------------------------------------------------
327 * Miscellaneous configurable options
328 *----------------------------------------------------------------------*/
329#define CFG_LONGHELP /* undef to save memory */
330#define CFG_PROMPT "=> " /* Monitor Command Prompt */
331#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
332#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
333#else
334#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
335#endif
336#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
337#define CFG_MAXARGS 16 /* max number of command args */
338#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
339
340#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
341#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
342
343#define CFG_LOAD_ADDR 0x100000 /* default load address */
344#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
345
346#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
347
348#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
349#define CONFIG_LOOPW 1 /* enable loopw command */
350#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
351#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
352#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
353
354/*-----------------------------------------------------------------------
355 * PCI stuff
356 *----------------------------------------------------------------------*/
357/* General PCI */
358#define CONFIG_PCI /* include pci support */
Stefan Roese1d8440e2007-02-01 13:22:41 +0100359#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200360#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
361#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
362
363/* Board-specific PCI */
364#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
365#define CFG_PCI_TARGET_INIT
366#define CFG_PCI_MASTER_INIT
367
368#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
369#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
370
371/*
372 * For booting Linux, the board info and command line data
373 * have to be in the first 8 MB of memory, since this is
374 * the maximum mapped by the Linux kernel during initialization.
375 */
376#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
377
378/*-----------------------------------------------------------------------
379 * External Bus Controller (EBC) Setup
380 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +0200381
382/*
383 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
384 */
385#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
386#define CFG_NAND_CS 3 /* NAND chip connected to CSx */
387/* Memory Bank 0 (NOR-FLASH) initialization */
Stefan Roese41b2b3b2007-02-19 08:23:15 +0100388#define CFG_EBC_PB0AP 0x03017200
Stefan Roese423b1c62007-03-24 15:55:58 +0100389#define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200390
391/* Memory Bank 3 (NAND-FLASH) initialization */
392#define CFG_EBC_PB3AP 0x018003c0
Stefan Roese423b1c62007-03-24 15:55:58 +0100393#define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200394#else
395#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
396/* Memory Bank 3 (NOR-FLASH) initialization */
Stefan Roese41b2b3b2007-02-19 08:23:15 +0100397#define CFG_EBC_PB3AP 0x03017200
Stefan Roese423b1c62007-03-24 15:55:58 +0100398#define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200399
400/* Memory Bank 0 (NAND-FLASH) initialization */
401#define CFG_EBC_PB0AP 0x018003c0
Stefan Roese423b1c62007-03-24 15:55:58 +0100402#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200403#endif
404
405/* Memory Bank 2 (CPLD) initialization */
406#define CFG_EBC_PB2AP 0x24814580
Stefan Roese423b1c62007-03-24 15:55:58 +0100407#define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200408
409/*-----------------------------------------------------------------------
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200410 * NAND FLASH
411 *----------------------------------------------------------------------*/
412#define CFG_MAX_NAND_DEVICE 1
413#define NAND_MAX_CHIPS 1
414#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
415#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
416
417/*-----------------------------------------------------------------------
Stefan Roese42fbddd2006-09-07 11:51:23 +0200418 * Cache Configuration
419 *----------------------------------------------------------------------*/
420#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
421#define CFG_CACHELINE_SIZE 32 /* ... */
422#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
423#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
424#endif
425
426/*
427 * Internal Definitions
428 *
429 * Boot Flags
430 */
431#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
432#define BOOTFLAG_WARM 0x02 /* Software reboot */
433
434#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
435#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
436#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
437#endif
438#endif /* __CONFIG_H */