blob: 92c7218e699225ebf110845b6858cedf94903855 [file] [log] [blame]
Stefano Babica521a772010-01-20 18:19:32 +01001/*
2 * (C) Copyright 2007
3 * Sascha Hauer, Pengutronix
4 *
5 * (C) Copyright 2009 Freescale Semiconductor, Inc.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babica521a772010-01-20 18:19:32 +01008 */
9
10#include <common.h>
11#include <asm/io.h>
Stefano Babicc37b7f72012-02-06 12:52:36 +010012#include <div64.h>
Stefano Babica521a772010-01-20 18:19:32 +010013#include <asm/arch/imx-regs.h>
Benoît Thébaudeauafac1652012-09-27 10:19:58 +000014#include <asm/arch/clock.h>
Ye.Lib7d176f2014-10-30 18:20:55 +080015#include <asm/arch/sys_proto.h>
Stefano Babica521a772010-01-20 18:19:32 +010016
17/* General purpose timers registers */
18struct mxc_gpt {
19 unsigned int control;
20 unsigned int prescaler;
21 unsigned int status;
22 unsigned int nouse[6];
23 unsigned int counter;
24};
25
26static struct mxc_gpt *cur_gpt = (struct mxc_gpt *)GPT1_BASE_ADDR;
27
28/* General purpose timers bitfields */
Jason Liu83aa8fe2011-11-25 00:18:01 +000029#define GPTCR_SWR (1 << 15) /* Software reset */
Ye.Lib7d176f2014-10-30 18:20:55 +080030#define GPTCR_24MEN (1 << 10) /* Enable 24MHz clock input */
Jason Liu83aa8fe2011-11-25 00:18:01 +000031#define GPTCR_FRR (1 << 9) /* Freerun / restart */
Ye.Lib7d176f2014-10-30 18:20:55 +080032#define GPTCR_CLKSOURCE_32 (4 << 6) /* Clock source 32khz */
33#define GPTCR_CLKSOURCE_OSC (5 << 6) /* Clock source OSC */
34#define GPTCR_CLKSOURCE_PRE (1 << 6) /* Clock source PRECLK */
35#define GPTCR_CLKSOURCE_MASK (0x7 << 6)
Jason Liu83aa8fe2011-11-25 00:18:01 +000036#define GPTCR_TEN 1 /* Timer enable */
Stefano Babica521a772010-01-20 18:19:32 +010037
Ye.Lib7d176f2014-10-30 18:20:55 +080038#define GPTPR_PRESCALER24M_SHIFT 12
39#define GPTPR_PRESCALER24M_MASK (0xF << GPTPR_PRESCALER24M_SHIFT)
40
Stefano Babic19c53b42011-01-21 21:16:15 +010041DECLARE_GLOBAL_DATA_PTR;
42
Ye.Lib7d176f2014-10-30 18:20:55 +080043static inline int gpt_has_clk_source_osc(void)
44{
45#if defined(CONFIG_MX6)
46 if (((is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D)) &&
Peng Fanb3df4da2015-06-11 18:30:35 +080047 (soc_rev() > CHIP_REV_1_0)) || is_cpu_type(MXC_CPU_MX6DL) ||
Peng Fanee869ca2015-07-20 19:28:25 +080048 is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6SX) ||
49 is_cpu_type(MXC_CPU_MX6UL))
Ye.Lib7d176f2014-10-30 18:20:55 +080050 return 1;
51
52 return 0;
53#else
54 return 0;
55#endif
56}
57
58static inline ulong gpt_get_clk(void)
59{
60#ifdef CONFIG_MXC_GPT_HCLK
61 if (gpt_has_clk_source_osc())
62 return MXC_HCLK >> 3;
63 else
64 return mxc_get_clock(MXC_IPG_PERCLK);
65#else
66 return MXC_CLK32;
67#endif
68}
Stefano Babicc37b7f72012-02-06 12:52:36 +010069
Stefano Babica521a772010-01-20 18:19:32 +010070int timer_init(void)
71{
72 int i;
73
74 /* setup GP Timer 1 */
75 __raw_writel(GPTCR_SWR, &cur_gpt->control);
76
77 /* We have no udelay by now */
78 for (i = 0; i < 100; i++)
79 __raw_writel(0, &cur_gpt->control);
80
Stefano Babica521a772010-01-20 18:19:32 +010081 i = __raw_readl(&cur_gpt->control);
Ye.Lib7d176f2014-10-30 18:20:55 +080082 i &= ~GPTCR_CLKSOURCE_MASK;
83
84#ifdef CONFIG_MXC_GPT_HCLK
85 if (gpt_has_clk_source_osc()) {
86 i |= GPTCR_CLKSOURCE_OSC | GPTCR_TEN;
87
Peng Fanee869ca2015-07-20 19:28:25 +080088 /* For DL/S, SX, UL, set 24Mhz OSC Enable bit and prescaler */
Ye.Lib7d176f2014-10-30 18:20:55 +080089 if (is_cpu_type(MXC_CPU_MX6DL) ||
90 is_cpu_type(MXC_CPU_MX6SOLO) ||
Peng Fanee869ca2015-07-20 19:28:25 +080091 is_cpu_type(MXC_CPU_MX6SX) ||
92 is_cpu_type(MXC_CPU_MX6UL)) {
Ye.Lib7d176f2014-10-30 18:20:55 +080093 i |= GPTCR_24MEN;
94
95 /* Produce 3Mhz clock */
96 __raw_writel((7 << GPTPR_PRESCALER24M_SHIFT),
97 &cur_gpt->prescaler);
98 }
99 } else {
100 i |= GPTCR_CLKSOURCE_PRE | GPTCR_TEN;
101 }
102#else
103 __raw_writel(0, &cur_gpt->prescaler); /* 32Khz */
104 i |= GPTCR_CLKSOURCE_32 | GPTCR_TEN;
105#endif
106 __raw_writel(i, &cur_gpt->control);
Stefano Babica521a772010-01-20 18:19:32 +0100107
Knut Wohlrabd2481f22013-03-04 04:16:02 +0000108 gd->arch.tbl = __raw_readl(&cur_gpt->counter);
109 gd->arch.tbu = 0;
Graeme Russ944a7fe2011-07-15 02:21:14 +0000110
111 return 0;
Stefano Babica521a772010-01-20 18:19:32 +0100112}
113
Peng Fanc271c132015-08-26 15:40:58 +0800114unsigned long timer_read_counter(void)
Stefano Babica521a772010-01-20 18:19:32 +0100115{
Peng Fanc271c132015-08-26 15:40:58 +0800116 return __raw_readl(&cur_gpt->counter); /* current tick value */
Stefano Babicc37b7f72012-02-06 12:52:36 +0100117}
Stefano Babica521a772010-01-20 18:19:32 +0100118
Stefano Babicc37b7f72012-02-06 12:52:36 +0100119/*
120 * This function is derived from PowerPC code (timebase clock frequency).
121 * On ARM it returns the number of timer ticks per second.
122 */
123ulong get_tbclk(void)
124{
Ye.Lib7d176f2014-10-30 18:20:55 +0800125 return gpt_get_clk();
Stefano Babica521a772010-01-20 18:19:32 +0100126}