blob: c0c4083330fdf7587c22bfaf72575d185852432a [file] [log] [blame]
wdenke6466f62003-06-05 19:27:42 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31
32/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
36
37#undef CONFIG_MPC860
38#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
39#define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
40#define CONFIG_RMU 1
41
42#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43#undef CONFIG_8xx_CONS_SMC2
44#undef CONFIG_8xx_CONS_NONE
45#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
46#if 0
47#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
48#else
49#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
50#endif
51
52#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
53
54#undef CONFIG_BOOTARGS
55#define CONFIG_BOOTCOMMAND \
56 "bootp; " \
57 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
58 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
59 "bootm"
60
61#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
62#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
63
wdenk2191f502003-08-29 10:05:53 +000064/* enable I2C and select the hardware/software driver */
65#undef CONFIG_HARD_I2C /* I2C with hardware support */
66#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
67
68#define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
69#define CFG_I2C_SLAVE 0xFE
70
71/* Software (bit-bang) I2C driver configuration */
72#define PB_SCL 0x00000020 /* PB 26 */
73#define PB_SDA 0x00000010 /* PB 27 */
74
75#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
76#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
77#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
78#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
79#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
80 else immr->im_cpm.cp_pbdat &= ~PB_SDA
81#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
82 else immr->im_cpm.cp_pbdat &= ~PB_SCL
83#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
84
85/* M41T11 Serial Access Timekeeper(R) SRAM */
86#define CONFIG_RTC_M41T11 1
87#define CFG_I2C_RTC_ADDR 0x68
88#define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
89
wdenke6466f62003-06-05 19:27:42 +000090#undef CONFIG_WATCHDOG /* watchdog disabled */
91
wdenk2191f502003-08-29 10:05:53 +000092#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
93 CFG_CMD_DATE | \
94 CFG_CMD_DHCP | \
95 CFG_CMD_I2C )
96
wdenke6466f62003-06-05 19:27:42 +000097#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
98
99/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
100#include <cmd_confdefs.h>
101
102/*
103 * Miscellaneous configurable options
104 */
105#define CFG_LONGHELP /* undef to save memory */
106#define CFG_PROMPT "=> " /* Monitor Command Prompt */
107#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
108#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
109#else
110#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
111#endif
112#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
113#define CFG_MAXARGS 16 /* max number of command args */
114#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
115
116#define CFG_MEMTEST_START 0x0040000 /* memtest works on */
117#define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
118
119#define CFG_LOAD_ADDR 0x100000 /* default load address */
120
121#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
122
123#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
124
125/*
126 * Low Level Configuration Settings
127 * (address mappings, register initial values, etc.)
128 * You should know what you are doing if you make changes here.
129 */
130/*-----------------------------------------------------------------------
131 * Internal Memory Mapped Register
132 */
133#define CFG_IMMR 0xFA200000
134
135/*-----------------------------------------------------------------------
136 * Definitions for initial stack pointer and data area (in DPRAM)
137 */
138#define CFG_INIT_RAM_ADDR CFG_IMMR
139#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
140#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
141#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
142#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
143
144/*-----------------------------------------------------------------------
145 * Start addresses for the final memory configuration
146 * (Set up by the startup code)
147 * Please note that CFG_SDRAM_BASE _must_ start at 0
148 */
149#define CFG_SDRAM_BASE 0x00000000
150#define CFG_FLASH_BASE 0xFF800000
151/*%%% #define CFG_FLASH_BASE 0xFFF00000 */
152#if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
153#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
154#else
155#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
156#endif
157#define CFG_MONITOR_BASE 0xFFF00000
158/*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
159#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
160
161/*
162 * For booting Linux, the board info and command line data
163 * have to be in the first 8 MB of memory, since this is
164 * the maximum mapped by the Linux kernel during initialization.
165 */
166#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
167
168/*-----------------------------------------------------------------------
169 * FLASH organization
170 */
171#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
172#define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
173
174#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
175#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
176
177#define CFG_ENV_IS_IN_FLASH 1
178#define CFG_ENV_OFFSET 0x00740000 /* Offset of Environment Sector */
179#define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
180#define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_ENV_OFFSET)
181
182/* Address and size of Redundant Environment Sector */
183#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
184#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
185
186/*-----------------------------------------------------------------------
wdenk2191f502003-08-29 10:05:53 +0000187 * Reset address
188 */
189#define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
190
191/*-----------------------------------------------------------------------
wdenke6466f62003-06-05 19:27:42 +0000192 * Cache Configuration
193 */
194#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
195#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
196#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
197#endif
198
199/*-----------------------------------------------------------------------
200 * SYPCR - System Protection Control 11-9
201 * SYPCR can only be written once after reset!
202 *-----------------------------------------------------------------------
203 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
204 */
205#if defined(CONFIG_WATCHDOG)
206#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
207 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
208#else
209#define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
210#endif
211
212/*-----------------------------------------------------------------------
213 * SIUMCR - SIU Module Configuration 11-6
214 *-----------------------------------------------------------------------
215 * PCMCIA config., multi-function pin tri-state
216 */
217#define CFG_SIUMCR (SIUMCR_MLRC10)
218
219/*-----------------------------------------------------------------------
220 * TBSCR - Time Base Status and Control 11-26
221 *-----------------------------------------------------------------------
222 * Clear Reference Interrupt Status, Timebase freezing enabled
223 */
224#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
225
226/*-----------------------------------------------------------------------
227 * RTCSC - Real-Time Clock Status and Control Register 11-27
228 *-----------------------------------------------------------------------
229 */
230/*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
231#define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
232
233/*-----------------------------------------------------------------------
234 * PISCR - Periodic Interrupt Status and Control 11-31
235 *-----------------------------------------------------------------------
236 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
237 */
238#define CFG_PISCR (PISCR_PS | PISCR_PITF)
239
240/*-----------------------------------------------------------------------
241 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
242 *-----------------------------------------------------------------------
243 * Reset PLL lock status sticky bit, timer expired status bit and timer
244 * interrupt status bit
245 *
246 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
247 */
248/* up to 50 MHz we use a 1:1 clock */
249#define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
250
251/*-----------------------------------------------------------------------
252 * SCCR - System Clock and reset Control Register 15-27
253 *-----------------------------------------------------------------------
254 * Set clock output, timebase and RTC source and divider,
255 * power management and some other internal clocks
256 */
257#define SCCR_MASK SCCR_EBDF00
258/* up to 50 MHz we use a 1:1 clock */
259#define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
260
261/*-----------------------------------------------------------------------
262 * PCMCIA stuff
263 *-----------------------------------------------------------------------
264 *
265 */
266#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
267#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
268#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
269#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
270#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
271#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
272#define CFG_PCMCIA_IO_ADDR (0xEC000000)
273#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
274
275/*-----------------------------------------------------------------------
276 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
277 *-----------------------------------------------------------------------
278 */
279
280#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
281
282#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
283#undef CONFIG_IDE_LED /* LED for ide not supported */
284#undef CONFIG_IDE_RESET /* reset for ide not supported */
285
286#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
287#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
288
289#define CFG_ATA_IDE0_OFFSET 0x0000
290
291#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
292
293/* Offset for data I/O */
294#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
295
296/* Offset for normal register accesses */
297#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
298
299/* Offset for alternate registers */
300#define CFG_ATA_ALT_OFFSET 0x0100
301
302/*-----------------------------------------------------------------------
303 *
304 *-----------------------------------------------------------------------
305 *
306 */
307/*#define CFG_DER 0x2002000F*/
308#define CFG_DER 0
309
310/*
311 * Init Memory Controller:
312 *
313 * BR0 and OR0 (FLASH)
314 */
315
316#define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
317#define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
318
319/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
320#define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
321
322#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
323#define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
324
325/*
326 * BR1 and OR1 (SDRAM)
327 *
328 */
329#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
wdenkb10ba6b2003-08-28 09:41:22 +0000330#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
wdenke6466f62003-06-05 19:27:42 +0000331
332/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
333#define CFG_OR_TIMING_SDRAM 0x00000E00
334
wdenkb10ba6b2003-08-28 09:41:22 +0000335#define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
wdenke6466f62003-06-05 19:27:42 +0000336#define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
337
338/* RPXLITE mem setting */
339#define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
340#define CFG_OR3_PRELIM 0xFFFF8910
341#define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
342#define CFG_OR4_PRELIM 0xFFFE0970
343
344/*
345 * Memory Periodic Timer Prescaler
346 */
347
348/* periodic timer for refresh */
349#define CFG_MAMR_PTA 20
350
351/*
352 * Refresh clock Prescalar
353 */
354#define CFG_MPTPR MPTPR_PTP_DIV2
355
356/*
357 * MAMR settings for SDRAM
358 */
359
wdenkb10ba6b2003-08-28 09:41:22 +0000360/* 9 column SDRAM */
361#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke6466f62003-06-05 19:27:42 +0000362 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
363 MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
364
365/*
366 * Internal Definitions
367 *
368 * Boot Flags
369 */
370#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
371#define BOOTFLAG_WARM 0x02 /* Software reboot */
372
373/*
374 * BCSRx
375 *
376 * Board Status and Control Registers
377 *
378 */
379
380#define BCSR0 0xFA400000
381#define BCSR1 0xFA400001
382#define BCSR2 0xFA400002
383#define BCSR3 0xFA400003
384
385#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
386#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
387#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
388#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
389#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
390#define BCSR0_COLTEST 0x20
391#define BCSR0_ETHLPBK 0x40
392#define BCSR0_ETHEN 0x80
393
394#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
395#define BCSR1_PCVCTL6 0x02
396#define BCSR1_PCVCTL5 0x04
397#define BCSR1_PCVCTL4 0x08
398#define BCSR1_IPB5SEL 0x10
399
400#define BCSR2_ENPA5HDR 0x08 /* USB Control */
401#define BCSR2_ENUSBCLK 0x10
402#define BCSR2_USBPWREN 0x20
403#define BCSR2_USBSPD 0x40
404#define BCSR2_USBSUSP 0x80
405
406#define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
407#define BCSR3_BWNVR 0x02 /* NVRAM Battery */
408#define BCSR3_RDY_BSY 0x04 /* Flash Operation */
409#define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
410#define BCSR3_D27 0x10 /* Dip Switch settings */
411#define BCSR3_D26 0x20
412#define BCSR3_D25 0x40
413#define BCSR3_D24 0x80
414
415#endif /* __CONFIG_H */