blob: f7851b3c2bf506101a16e08f6dcd08f24ddccebc [file] [log] [blame]
wdenk9f837932003-10-09 19:00:25 +00001/*
2 * (C) Copyright 2000
3 * Sangmoon Kim, Etin Systems. dogoil@etinsys.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <mpc824x.h>
26#include <pci.h>
27
28int checkboard (void)
29{
30 /*TODO: Check processor type */
31
32 puts ( "Board: Debris "
33#ifdef CONFIG_MPC8240
34 "8240"
35#endif
36#ifdef CONFIG_MPC8245
37 "8245"
38#endif
39 " ##Test not implemented yet##\n");
40 return 0;
41}
42
43#if 0 /* NOT USED */
44int checkflash (void)
45{
46 /* TODO: XXX XXX XXX */
47 printf ("## Test not implemented yet ##\n");
48
49 return (0);
50}
51#endif
52
53long int initdram (int board_type)
54{
wdenk87249ba2004-01-06 22:38:14 +000055 long size;
56#if 0
57 long new_bank0_end;
58 long mear1;
59 long emear1;
60#endif
wdenk9f837932003-10-09 19:00:25 +000061
wdenk87249ba2004-01-06 22:38:14 +000062 size = get_ram_size(CFG_SDRAM_BASE, CFG_MAX_RAM_SIZE);
wdenk9f837932003-10-09 19:00:25 +000063
wdenk87249ba2004-01-06 22:38:14 +000064#if 0
65 new_bank0_end = size - 1;
66 mear1 = mpc824x_mpc107_getreg(MEAR1);
67 emear1 = mpc824x_mpc107_getreg(EMEAR1);
68 mear1 = (mear1 & 0xFFFFFF00) |
69 ((new_bank0_end & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT);
70 emear1 = (emear1 & 0xFFFFFF00) |
71 ((new_bank0_end & MICR_ADDR_MASK) >> MICR_EADDR_SHIFT);
72 mpc824x_mpc107_setreg(MEAR1, mear1);
73 mpc824x_mpc107_setreg(EMEAR1, emear1);
74#endif
wdenk9f837932003-10-09 19:00:25 +000075
wdenk87249ba2004-01-06 22:38:14 +000076 return (size);
wdenk9f837932003-10-09 19:00:25 +000077}
78
79/*
80 * Initialize PCI Devices, report devices found.
81 */
82#ifndef CONFIG_PCI_PNP
83static struct pci_config_table pci_debris_config_table[] = {
84 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x0f, PCI_ANY_ID,
85 pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
86 PCI_ENET0_MEMADDR,
87 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }},
88 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x10, PCI_ANY_ID,
89 pci_cfgfunc_config_device, { PCI_ENET1_IOADDR,
90 PCI_ENET1_MEMADDR,
91 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }},
92 { }
93};
94#endif
95
96struct pci_controller hose = {
97#ifndef CONFIG_PCI_PNP
98 config_table: pci_debris_config_table,
99#endif
100};
101
102void pci_init_board(void)
103{
104 pci_mpc824x_init(&hose);
105}
106
107void *nvram_read(void *dest, const long src, size_t count)
108{
109 volatile uchar *d = (volatile uchar*) dest;
110 volatile uchar *s = (volatile uchar*) src;
111 while(count--) {
112 *d++ = *s++;
113 asm volatile("sync");
114 }
115 return dest;
116}
117
118void nvram_write(long dest, const void *src, size_t count)
119{
120 volatile uchar *d = (volatile uchar*)dest;
121 volatile uchar *s = (volatile uchar*)src;
122 while(count--) {
123 *d++ = *s++;
124 asm volatile("sync");
125 }
126}
127
128int misc_init_r(void)
129{
130 DECLARE_GLOBAL_DATA_PTR;
131
132 /* Write ethernet addr in NVRAM for VxWorks */
133 nvram_write(CFG_ENV_ADDR + CFG_NVRAM_VXWORKS_OFFS,
134 (char*)&gd->bd->bi_enetaddr[0], 6);
135 return 0;
136}