blob: bffabc89b99d8e378462240466ec778e77075d13 [file] [log] [blame]
Ruchika Guptae24fde92014-09-09 11:50:30 +05301/*
2 * Common internal memory map for some Freescale SoCs
3 *
4 * Copyright 2014 Freescale Semiconductor, Inc.
5 *
Ruchika Gupta9c078c32015-07-27 09:07:39 +05306 * SPDX-License-Identifier: GPL-2.0+
Ruchika Guptae24fde92014-09-09 11:50:30 +05307 */
8
9#ifndef __FSL_SEC_H
10#define __FSL_SEC_H
11
12#include <common.h>
13#include <asm/io.h>
14
Ruchika Guptabb7143b2014-09-09 11:50:31 +053015#ifdef CONFIG_SYS_FSL_SEC_LE
16#define sec_in32(a) in_le32(a)
17#define sec_out32(a, v) out_le32(a, v)
18#define sec_in16(a) in_le16(a)
19#define sec_clrbits32 clrbits_le32
20#define sec_setbits32 setbits_le32
21#elif defined(CONFIG_SYS_FSL_SEC_BE)
22#define sec_in32(a) in_be32(a)
23#define sec_out32(a, v) out_be32(a, v)
24#define sec_in16(a) in_be16(a)
25#define sec_clrbits32 clrbits_be32
26#define sec_setbits32 setbits_be32
27#else
28#error Neither CONFIG_SYS_FSL_SEC_LE nor CONFIG_SYS_FSL_SEC_BE is defined
29#endif
30
Ruchika Guptae24fde92014-09-09 11:50:30 +053031/* Security Engine Block (MS = Most Sig., LS = Least Sig.) */
32#if CONFIG_SYS_FSL_SEC_COMPAT >= 4
Ruchika Gupta4345a572014-10-07 15:46:20 +053033/* RNG4 TRNG test registers */
34struct rng4tst {
35#define RTMCTL_PRGM 0x00010000 /* 1 -> program mode, 0 -> run mode */
Alex Porosanubefb5cb2015-05-05 16:48:35 +030036#define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_SC 0 /* use von Neumann data in
37 both entropy shifter and
38 statistical checker */
39#define RTMCTL_SAMP_MODE_RAW_ES_SC 1 /* use raw data in both
40 entropy shifter and
41 statistical checker */
42#define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_RAW_SC 2 /* use von Neumann data in
43 entropy shifter, raw data
44 in statistical checker */
45#define RTMCTL_SAMP_MODE_INVALID 3 /* invalid combination */
Ruchika Gupta4345a572014-10-07 15:46:20 +053046 u32 rtmctl; /* misc. control register */
47 u32 rtscmisc; /* statistical check misc. register */
48 u32 rtpkrrng; /* poker range register */
Alex Porosanu5a0d7632015-05-05 16:48:34 +030049#define RTSDCTL_ENT_DLY_MIN 3200
Ruchika Gupta4345a572014-10-07 15:46:20 +053050#define RTSDCTL_ENT_DLY_MAX 12800
51 union {
52 u32 rtpkrmax; /* PRGM=1: poker max. limit register */
53 u32 rtpkrsq; /* PRGM=0: poker square calc. result register */
54 };
55#define RTSDCTL_ENT_DLY_SHIFT 16
56#define RTSDCTL_ENT_DLY_MASK (0xffff << RTSDCTL_ENT_DLY_SHIFT)
57 u32 rtsdctl; /* seed control register */
58 union {
59 u32 rtsblim; /* PRGM=1: sparse bit limit register */
60 u32 rttotsam; /* PRGM=0: total samples register */
61 };
62 u32 rtfreqmin; /* frequency count min. limit register */
Alex Porosanuf8d6a7f2015-05-05 16:48:33 +030063#define RTFRQMAX_DISABLE (1 << 20)
Ruchika Gupta4345a572014-10-07 15:46:20 +053064 union {
65 u32 rtfreqmax; /* PRGM=1: freq. count max. limit register */
66 u32 rtfreqcnt; /* PRGM=0: freq. count register */
67 };
68 u32 rsvd1[40];
69#define RNG_STATE0_HANDLE_INSTANTIATED 0x00000001
70 u32 rdsta; /*RNG DRNG Status Register*/
71 u32 rsvd2[15];
72};
73
Ruchika Guptae24fde92014-09-09 11:50:30 +053074typedef struct ccsr_sec {
75 u32 res0;
76 u32 mcfgr; /* Master CFG Register */
77 u8 res1[0x4];
78 u32 scfgr;
79 struct {
80 u32 ms; /* Job Ring LIODN Register, MS */
81 u32 ls; /* Job Ring LIODN Register, LS */
82 } jrliodnr[4];
83 u8 res2[0x2c];
84 u32 jrstartr; /* Job Ring Start Register */
85 struct {
86 u32 ms; /* RTIC LIODN Register, MS */
87 u32 ls; /* RTIC LIODN Register, LS */
88 } rticliodnr[4];
89 u8 res3[0x1c];
90 u32 decorr; /* DECO Request Register */
91 struct {
92 u32 ms; /* DECO LIODN Register, MS */
93 u32 ls; /* DECO LIODN Register, LS */
94 } decoliodnr[8];
95 u8 res4[0x40];
96 u32 dar; /* DECO Avail Register */
97 u32 drr; /* DECO Reset Register */
Ruchika Gupta4345a572014-10-07 15:46:20 +053098 u8 res5[0x4d8];
99 struct rng4tst rng; /* RNG Registers */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600100 u8 res6[0x8a0];
Ruchika Guptae24fde92014-09-09 11:50:30 +0530101 u32 crnr_ms; /* CHA Revision Number Register, MS */
102 u32 crnr_ls; /* CHA Revision Number Register, LS */
103 u32 ctpr_ms; /* Compile Time Parameters Register, MS */
104 u32 ctpr_ls; /* Compile Time Parameters Register, LS */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600105 u8 res7[0x10];
Ruchika Guptae24fde92014-09-09 11:50:30 +0530106 u32 far_ms; /* Fault Address Register, MS */
107 u32 far_ls; /* Fault Address Register, LS */
108 u32 falr; /* Fault Address LIODN Register */
109 u32 fadr; /* Fault Address Detail Register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600110 u8 res8[0x4];
Ruchika Guptae24fde92014-09-09 11:50:30 +0530111 u32 csta; /* CAAM Status Register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600112 u32 smpart; /* Secure Memory Partition Parameters */
113 u32 smvid; /* Secure Memory Version ID */
Ruchika Guptae24fde92014-09-09 11:50:30 +0530114 u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/
115 u32 ccbvid; /* CHA Cluster Block Version ID Register */
116 u32 chavid_ms; /* CHA Version ID Register, MS */
117 u32 chavid_ls; /* CHA Version ID Register, LS */
118 u32 chanum_ms; /* CHA Number Register, MS */
119 u32 chanum_ls; /* CHA Number Register, LS */
120 u32 secvid_ms; /* SEC Version ID Register, MS */
121 u32 secvid_ls; /* SEC Version ID Register, LS */
122 u8 res9[0x6020];
123 u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */
124 u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */
125 u8 res10[0x8fd8];
126} ccsr_sec_t;
127
128#define SEC_CTPR_MS_AXI_LIODN 0x08000000
129#define SEC_CTPR_MS_QI 0x02000000
130#define SEC_CTPR_MS_VIRT_EN_INCL 0x00000001
131#define SEC_CTPR_MS_VIRT_EN_POR 0x00000002
132#define SEC_RVID_MA 0x0f000000
133#define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000
134#define SEC_CHANUM_MS_JRNUM_SHIFT 28
135#define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000
136#define SEC_CHANUM_MS_DECONUM_SHIFT 24
137#define SEC_SECVID_MS_IPID_MASK 0xffff0000
138#define SEC_SECVID_MS_IPID_SHIFT 16
139#define SEC_SECVID_MS_MAJ_REV_MASK 0x0000ff00
140#define SEC_SECVID_MS_MAJ_REV_SHIFT 8
141#define SEC_CCBVID_ERA_MASK 0xff000000
142#define SEC_CCBVID_ERA_SHIFT 24
143#define SEC_SCFGR_RDBENABLE 0x00000400
144#define SEC_SCFGR_VIRT_EN 0x00008000
145#define SEC_CHAVID_LS_RNG_SHIFT 16
146#define SEC_CHAVID_RNG_LS_MASK 0x000f0000
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530147
148#define CONFIG_JRSTARTR_JR0 0x00000001
149
150struct jr_regs {
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600151#if defined(CONFIG_SYS_FSL_SEC_LE) && \
152 !(defined(CONFIG_MX6) || defined(CONFIG_MX7))
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530153 u32 irba_l;
154 u32 irba_h;
155#else
156 u32 irba_h;
157 u32 irba_l;
158#endif
159 u32 rsvd1;
160 u32 irs;
161 u32 rsvd2;
162 u32 irsa;
163 u32 rsvd3;
164 u32 irja;
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600165#if defined(CONFIG_SYS_FSL_SEC_LE) && \
166 !(defined(CONFIG_MX6) || defined(CONFIG_MX7))
Ruchika Guptaac1b2692014-10-15 11:35:30 +0530167 u32 orba_l;
168 u32 orba_h;
169#else
170 u32 orba_h;
171 u32 orba_l;
172#endif
173 u32 rsvd4;
174 u32 ors;
175 u32 rsvd5;
176 u32 orjr;
177 u32 rsvd6;
178 u32 orsf;
179 u32 rsvd7;
180 u32 jrsta;
181 u32 rsvd8;
182 u32 jrint;
183 u32 jrcfg0;
184 u32 jrcfg1;
185 u32 rsvd9;
186 u32 irri;
187 u32 rsvd10;
188 u32 orwi;
189 u32 rsvd11;
190 u32 jrcr;
191};
192
gaurav ranaef201592015-02-20 12:51:46 +0530193/*
194 * Scatter Gather Entry - Specifies the the Scatter Gather Format
195 * related information
196 */
197struct sg_entry {
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600198#if defined(CONFIG_SYS_FSL_SEC_LE) && \
199 !(defined(CONFIG_MX6) || defined(CONFIG_MX7))
gaurav ranaef201592015-02-20 12:51:46 +0530200 uint32_t addr_lo; /* Memory Address - lo */
Aneesh Bansal43421822015-10-29 22:58:03 +0530201 uint32_t addr_hi; /* Memory Address of start of buffer - hi */
gaurav ranaef201592015-02-20 12:51:46 +0530202#else
Aneesh Bansal43421822015-10-29 22:58:03 +0530203 uint32_t addr_hi; /* Memory Address of start of buffer - hi */
gaurav ranaef201592015-02-20 12:51:46 +0530204 uint32_t addr_lo; /* Memory Address - lo */
205#endif
206
207 uint32_t len_flag; /* Length of the data in the frame */
208#define SG_ENTRY_LENGTH_MASK 0x3FFFFFFF
209#define SG_ENTRY_EXTENSION_BIT 0x80000000
210#define SG_ENTRY_FINAL_BIT 0x40000000
211 uint32_t bpid_offset;
212#define SG_ENTRY_BPID_MASK 0x00FF0000
213#define SG_ENTRY_BPID_SHIFT 16
214#define SG_ENTRY_OFFSET_MASK 0x00001FFF
215#define SG_ENTRY_OFFSET_SHIFT 0
216};
217
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600218#if defined(CONFIG_MX6) || defined(CONFIG_MX7)
219/* Job Ring Base Address */
220#define JR_BASE_ADDR(x) (CONFIG_SYS_FSL_SEC_ADDR + 0x1000 * (x + 1))
221/* Secure Memory Offset varies accross versions */
222#define SM_V1_OFFSET 0x0f4
223#define SM_V2_OFFSET 0xa00
224/*Secure Memory Versioning */
225#define SMVID_V2 0x20105
226#define SM_VERSION(x) (x < SMVID_V2 ? 1 : 2)
227#define SM_OFFSET(x) (x == 1 ? SM_V1_OFFSET : SM_V2_OFFSET)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600228/* CAAM Job Ring 0 Registers */
229/* Secure Memory Partition Owner register */
230#define SMCSJR_PO (3 << 6)
231/* JR Allocation Error */
232#define SMCSJR_AERR (3 << 12)
233/* Secure memory partition 0 page 0 owner register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600234#define CAAM_SMPO_0 (CONFIG_SYS_FSL_SEC_ADDR + 0x1FBC)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600235/* Secure memory command register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600236#define CAAM_SMCJR(v, jr) (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_CMD(v))
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600237/* Secure memory command status register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600238#define CAAM_SMCSJR(v, jr) (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_STATUS(v))
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600239/* Secure memory access permissions register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600240#define CAAM_SMAPJR(v, jr, y) \
241 (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_PERM(v) + y * 16)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600242/* Secure memory access group 2 register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600243#define CAAM_SMAG2JR(v, jr, y) \
244 (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_GROUP2(v) + y * 16)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600245/* Secure memory access group 1 register */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600246#define CAAM_SMAG1JR(v, jr, y) \
247 (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_GROUP1(v) + y * 16)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600248
249/* Commands and macros for secure memory */
Ulises Cardenas2f736a92016-02-02 04:39:39 -0600250#define SM_CMD(v) (v == 1 ? 0x0 : 0x1E4)
251#define SM_STATUS(v) (v == 1 ? 0x8 : 0x1EC)
252#define SM_PERM(v) (v == 1 ? 0x10 : 0x4)
253#define SM_GROUP2(v) (v == 1 ? 0x14 : 0x8)
254#define SM_GROUP1(v) (v == 1 ? 0x18 : 0xC)
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600255#define CMD_PAGE_ALLOC 0x1
256#define CMD_PAGE_DEALLOC 0x2
257#define CMD_PART_DEALLOC 0x3
258#define CMD_INQUIRY 0x5
259#define CMD_COMPLETE (3 << 14)
260#define PAGE_AVAILABLE 0
261#define PAGE_OWNED (3 << 6)
262#define PAGE(x) (x << 16)
263#define PARTITION(x) (x << 8)
264#define PARTITION_OWNER(x) (0x3 << (x*2))
265
266/* Address of secure 4kbyte pages */
267#define SEC_MEM_PAGE0 CAAM_ARB_BASE_ADDR
268#define SEC_MEM_PAGE1 (CAAM_ARB_BASE_ADDR + 0x1000)
269#define SEC_MEM_PAGE2 (CAAM_ARB_BASE_ADDR + 0x2000)
270#define SEC_MEM_PAGE3 (CAAM_ARB_BASE_ADDR + 0x3000)
271
272#define JR_MID 2 /* Matches ROM configuration */
273#define KS_G1 (1 << JR_MID) /* CAAM only */
274#define PERM 0x0000B008 /* Clear on release, lock SMAP
275 * lock SMAG group 1 Blob */
276
277#define BLOB_SIZE(x) (x + 32 + 16) /* Blob buffer size */
278
279/* HAB WRAPPED KEY header */
280#define WRP_HDR_SIZE 0x08
281#define HDR_TAG 0x81
282#define HDR_PAR 0x41
283/* HAB WRAPPED KEY Data */
284#define HAB_MOD 0x66
285#define HAB_ALG 0x55
286#define HAB_FLG 0x00
287
288/* Partition and Page IDs */
289#define PARTITION_1 1
290#define PAGE_1 1
291
292#define ERROR_IN_PAGE_ALLOC 1
293#define ECONSTRJDESC -1
294
295#endif
296
Raul Cardenasb5a36d82015-02-27 11:22:06 -0600297/* blob_dek:
298 * Encapsulates the src in a secure blob and stores it dst
299 * @src: reference to the plaintext
300 * @dst: reference to the output adrress
301 * @len: size in bytes of src
302 * @return: 0 on success, error otherwise
303 */
304int blob_dek(const u8 *src, u8 *dst, u8 len);
305
Alex Porosanu7703d1e2016-04-29 15:18:00 +0300306#if defined(CONFIG_PPC_C29X)
307int sec_init_idx(uint8_t);
308#endif
309int sec_init(void);
Ruchika Guptae24fde92014-09-09 11:50:30 +0530310#endif
311
312#endif /* __FSL_SEC_H */