blob: 1604cd0b3e73b77a91420e89e6cc5361f8209063 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Alexey Brodkin544c5f52014-02-04 12:56:13 +04002/*
3 * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
Alexey Brodkin544c5f52014-02-04 12:56:13 +04004 */
5
6#ifndef __ASM_ARC_CACHE_H
7#define __ASM_ARC_CACHE_H
8
9#include <config.h>
10
Alexey Brodkindff5df22015-12-14 17:14:46 +030011/*
12 * As of today we may handle any L1 cache line length right in software.
13 * For that essentially cache line length is a variable not constant.
14 * And to satisfy users of ARCH_DMA_MINALIGN we just use largest line length
15 * that may exist in either L1 or L2 (AKA SLC) caches on ARC.
16 */
17#define ARCH_DMA_MINALIGN 128
Alexey Brodkin544c5f52014-02-04 12:56:13 +040018
Alexey Brodkine41a3d52015-01-13 18:35:46 +030019#if defined(ARC_MMU_ABSENT)
20#define CONFIG_ARC_MMU_VER 0
21#elif defined(CONFIG_ARC_MMU_V2)
Alexey Brodkinf431e262015-02-03 13:58:11 +030022#define CONFIG_ARC_MMU_VER 2
23#elif defined(CONFIG_ARC_MMU_V3)
24#define CONFIG_ARC_MMU_VER 3
Alexey Brodkine41a3d52015-01-13 18:35:46 +030025#elif defined(CONFIG_ARC_MMU_V4)
26#define CONFIG_ARC_MMU_VER 4
Alexey Brodkinf431e262015-02-03 13:58:11 +030027#endif
28
Alexey Brodkin275583e2015-03-30 13:36:04 +030029#ifndef __ASSEMBLY__
30
Alexey Brodkin9f916ee2015-05-18 16:56:26 +030031void cache_init(void);
Eugeniy Paltsevbcedf4d2018-03-21 15:58:50 +030032void flush_n_invalidate_dcache_all(void);
Eugeniy Paltsev67fd56a2018-03-21 15:59:02 +030033void sync_n_cleanup_cache_all(void);
Alexey Brodkin275583e2015-03-30 13:36:04 +030034
Eugeniy Paltsev04011ab2018-03-21 15:58:59 +030035static const inline int is_ioc_enabled(void)
36{
37 return IS_ENABLED(CONFIG_ARC_DBG_IOC_ENABLE);
38}
39
Alexey Brodkin275583e2015-03-30 13:36:04 +030040#endif /* __ASSEMBLY__ */
41
Alexey Brodkin544c5f52014-02-04 12:56:13 +040042#endif /* __ASM_ARC_CACHE_H */