blob: 27b79ec7f48a88189818c21caf1b72561ce746b7 [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
Detlev Zundel27e2e472009-03-30 00:31:34 +02002 * (C) Copyright 2008-2009
3 * Andreas Pfefferle, DENX Software Engineering, ap@denx.de.
4 *
5 * (C) Copyright 2009
6 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
wdenk4ca32362004-12-16 15:52:40 +00007 *
8 * (C) Copyright 2004
9 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
10 *
11 * (C) Copyright 2004
12 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
13 *
Detlev Zundel27e2e472009-03-30 00:31:34 +020014 * (C) Copyright 2003-2004
15 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
16 *
wdenk4ca32362004-12-16 15:52:40 +000017 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
Detlev Zundel69064962009-03-30 00:31:35 +020036#include <asm/io.h>
wdenk4ca32362004-12-16 15:52:40 +000037#include <common.h>
38#include <mpc5xxx.h>
39#include <pci.h>
40
Marian Balakowicz209d5132007-11-15 13:29:55 +010041#if defined(CONFIG_DDR_MT46V16M16)
wdenk4ca32362004-12-16 15:52:40 +000042#include "mt46v16m16-75.h"
Marian Balakowicz209d5132007-11-15 13:29:55 +010043#elif defined(CONFIG_SDR_MT48LC16M16A2)
wdenk4ca32362004-12-16 15:52:40 +000044#include "mt48lc16m16a2-75.h"
Marian Balakowicz209d5132007-11-15 13:29:55 +010045#elif defined(CONFIG_DDR_MT46V32M16)
46#include "mt46v32m16.h"
47#elif defined(CONFIG_DDR_HYB25D512160BF)
48#include "hyb25d512160bf.h"
49#elif defined(CONFIG_DDR_K4H511638C)
50#include "k4h511638c.h"
51#else
52#error "INKA4x0 SDRAM: invalid chip type specified!"
wdenk4ca32362004-12-16 15:52:40 +000053#endif
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#ifndef CONFIG_SYS_RAMBOOT
wdenk4ca32362004-12-16 15:52:40 +000056static void sdram_start (int hi_addr)
57{
Detlev Zundelaf771d12009-03-30 00:31:36 +020058 volatile struct mpc5xxx_sdram *sdram =
59 (struct mpc5xxx_sdram *)MPC5XXX_SDRAM;
wdenk4ca32362004-12-16 15:52:40 +000060 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
61
62 /* unlock mode register */
Detlev Zundelaf771d12009-03-30 00:31:36 +020063 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000000 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000064
65 /* precharge all banks */
Detlev Zundelaf771d12009-03-30 00:31:36 +020066 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000002 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000067
68#if SDRAM_DDR
69 /* set mode register: extended mode */
Detlev Zundelaf771d12009-03-30 00:31:36 +020070 out_be32(&sdram->mode, SDRAM_EMODE);
wdenk4ca32362004-12-16 15:52:40 +000071
72 /* set mode register: reset DLL */
Detlev Zundelaf771d12009-03-30 00:31:36 +020073 out_be32(&sdram->mode, SDRAM_MODE | 0x04000000);
wdenk4ca32362004-12-16 15:52:40 +000074#endif
75
76 /* precharge all banks */
Detlev Zundelaf771d12009-03-30 00:31:36 +020077 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000002 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000078
79 /* auto refresh */
Detlev Zundelaf771d12009-03-30 00:31:36 +020080 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000004 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000081
82 /* set mode register */
Detlev Zundelaf771d12009-03-30 00:31:36 +020083 out_be32(&sdram->mode, SDRAM_MODE);
wdenk4ca32362004-12-16 15:52:40 +000084
85 /* normal operation */
Detlev Zundelaf771d12009-03-30 00:31:36 +020086 out_be32(&sdram->ctrl, SDRAM_CONTROL | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000087}
88#endif
89
90/*
91 * ATTENTION: Although partially referenced initdram does NOT make real use
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092 * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
wdenk4ca32362004-12-16 15:52:40 +000093 * is something else than 0x00000000.
94 */
95
Becky Brucebd99ae72008-06-09 16:03:40 -050096phys_size_t initdram (int board_type)
wdenk4ca32362004-12-16 15:52:40 +000097{
Detlev Zundelaf771d12009-03-30 00:31:36 +020098 volatile struct mpc5xxx_mmap_ctl *mm =
99 (struct mpc5xxx_mmap_ctl *) CONFIG_SYS_MBAR;
100 volatile struct mpc5xxx_cdm *cdm =
101 (struct mpc5xxx_cdm *) MPC5XXX_CDM;
102 volatile struct mpc5xxx_sdram *sdram =
103 (struct mpc5xxx_sdram *) MPC5XXX_SDRAM;
wdenk4ca32362004-12-16 15:52:40 +0000104 ulong dramsize = 0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#ifndef CONFIG_SYS_RAMBOOT
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100106 long test1, test2;
wdenk4ca32362004-12-16 15:52:40 +0000107
108 /* setup SDRAM chip selects */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200109 out_be32(&mm->sdram0, 0x0000001c); /* 512MB at 0x0 */
110 out_be32(&mm->sdram1, 0x40000000); /* disabled */
wdenk4ca32362004-12-16 15:52:40 +0000111
112 /* setup config registers */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200113 out_be32(&sdram->config1, SDRAM_CONFIG1);
114 out_be32(&sdram->config2, SDRAM_CONFIG2);
wdenk4ca32362004-12-16 15:52:40 +0000115
116#if SDRAM_DDR
117 /* set tap delay */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200118 out_be32(&cdm->porcfg, SDRAM_TAPDELAY);
wdenk4ca32362004-12-16 15:52:40 +0000119#endif
120
121 /* find RAM size using SDRAM CS0 only */
122 sdram_start(0);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123 test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
wdenk4ca32362004-12-16 15:52:40 +0000124 sdram_start(1);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125 test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
wdenk4ca32362004-12-16 15:52:40 +0000126 if (test1 > test2) {
127 sdram_start(0);
128 dramsize = test1;
129 } else {
130 dramsize = test2;
131 }
132
133 /* memory smaller than 1MB is impossible */
134 if (dramsize < (1 << 20)) {
135 dramsize = 0;
136 }
137
138 /* set SDRAM CS0 size according to the amount of RAM found */
139 if (dramsize > 0) {
Detlev Zundelaf771d12009-03-30 00:31:36 +0200140 out_be32(&mm->sdram0, 0x13 +
141 __builtin_ffs(dramsize >> 20) - 1);
wdenk4ca32362004-12-16 15:52:40 +0000142 } else {
Detlev Zundelaf771d12009-03-30 00:31:36 +0200143 out_be32(&mm->sdram0, 0); /* disabled */
wdenk4ca32362004-12-16 15:52:40 +0000144 }
145
Detlev Zundelaf771d12009-03-30 00:31:36 +0200146 out_be32(&mm->sdram1, dramsize); /* disabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#else /* CONFIG_SYS_RAMBOOT */
wdenk4ca32362004-12-16 15:52:40 +0000148
149 /* retrieve size of memory connected to SDRAM CS0 */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200150 dramsize = in_be32(&mm->sdram0) & 0xFF;
wdenk4ca32362004-12-16 15:52:40 +0000151 if (dramsize >= 0x13) {
152 dramsize = (1 << (dramsize - 0x13)) << 20;
153 } else {
154 dramsize = 0;
155 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#endif /* CONFIG_SYS_RAMBOOT */
wdenk4ca32362004-12-16 15:52:40 +0000157
wdenk4ca32362004-12-16 15:52:40 +0000158 return dramsize;
159}
160
161int checkboard (void)
162{
wdenk7f5ad442004-12-19 21:39:27 +0000163 puts ("Board: INKA 4X0\n");
wdenk4ca32362004-12-16 15:52:40 +0000164 return 0;
165}
166
167void flash_preinit(void)
168{
Detlev Zundelaf771d12009-03-30 00:31:36 +0200169 volatile struct mpc5xxx_lpb *lpb = (struct mpc5xxx_lpb *)MPC5XXX_LPB;
170
wdenk4ca32362004-12-16 15:52:40 +0000171 /*
172 * Now, when we are in RAM, enable flash write
173 * access for detection process.
Detlev Zundelaf771d12009-03-30 00:31:36 +0200174 * Note that CS_BOOT (CS0) cannot be cleared when
wdenk4ca32362004-12-16 15:52:40 +0000175 * executing in flash.
176 */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200177 clrbits_be32(&lpb->cs0_cfg, 0x1); /* clear RO */
wdenk4ca32362004-12-16 15:52:40 +0000178}
wdenk81414462005-01-31 22:09:11 +0000179
wdenk99408ba2005-02-24 22:44:16 +0000180int misc_init_f (void)
181{
Detlev Zundelaf771d12009-03-30 00:31:36 +0200182 volatile struct mpc5xxx_gpio *gpio =
183 (struct mpc5xxx_gpio *) MPC5XXX_GPIO;
184 volatile struct mpc5xxx_wu_gpio *wu_gpio =
185 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
186 volatile struct mpc5xxx_gpt *gpt;
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100187 char tmp[10];
wdenkf189a0d2005-03-14 13:14:58 +0000188 int i, br;
189
190 i = getenv_r("brightness", tmp, sizeof(tmp));
191 br = (i > 0)
192 ? (int) simple_strtoul (tmp, NULL, 10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193 : CONFIG_SYS_BRIGHTNESS;
wdenkf189a0d2005-03-14 13:14:58 +0000194 if (br > 255)
195 br = 255;
196
wdenkb995b0f2005-03-06 01:21:30 +0000197 /* Initialize GPIO output pins.
198 */
wdenka2b932d2005-06-27 13:30:03 +0000199 /* Configure GPT as GPIO output (and set them as they control low-active LEDs */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200200 for (i = 0; i <= 5; i++) {
201 gpt = (struct mpc5xxx_gpt *)(MPC5XXX_GPT + (i * 0x10));
202 out_be32(&gpt->emsr, 0x34);
203 }
wdenkb995b0f2005-03-06 01:21:30 +0000204
wdenkf189a0d2005-03-14 13:14:58 +0000205 /* Configure GPT7 as PWM timer, 1kHz, no ints. */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200206 gpt = (struct mpc5xxx_gpt *)(MPC5XXX_GPT + (7 * 0x10));
207 out_be32(&gpt->emsr, 0); /* Disable */
208 out_be32(&gpt->cir, 0x020000fe);
209 out_be32(&gpt->pwmcr, (br << 16));
210 out_be32(&gpt->emsr, 0x3); /* Enable PWM mode and start */
wdenkb995b0f2005-03-06 01:21:30 +0000211
212 /* Configure PSC3_6,7 as GPIO output */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200213 setbits_be32(&gpio->simple_gpioe, MPC5XXX_GPIO_SIMPLE_PSC3_6 |
214 MPC5XXX_GPIO_SIMPLE_PSC3_7);
215 setbits_be32(&gpio->simple_ddr, MPC5XXX_GPIO_SIMPLE_PSC3_6 |
216 MPC5XXX_GPIO_SIMPLE_PSC3_7);
wdenkb995b0f2005-03-06 01:21:30 +0000217
218 /* Configure PSC3_9 and GPIO_WKUP6,7 as GPIO output */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200219 setbits_8(&wu_gpio->enable, MPC5XXX_GPIO_WKUP_6 |
220 MPC5XXX_GPIO_WKUP_7 |
221 MPC5XXX_GPIO_WKUP_PSC3_9);
222 setbits_8(&wu_gpio->ddr, MPC5XXX_GPIO_WKUP_6 |
223 MPC5XXX_GPIO_WKUP_7 |
224 MPC5XXX_GPIO_WKUP_PSC3_9);
wdenkb995b0f2005-03-06 01:21:30 +0000225
wdenka2b932d2005-06-27 13:30:03 +0000226 /* Set LR mirror bit because it is low-active */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200227 setbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_7);
228
229 /* Reset Coral-P graphics controller */
230 setbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_PSC3_9);
231
232 /* Enable display backlight */
233 clrbits_8(&gpio->sint_inten, MPC5XXX_GPIO_SINT_PSC3_8);
234 setbits_8(&gpio->sint_gpioe, MPC5XXX_GPIO_SINT_PSC3_8);
235 setbits_8(&gpio->sint_ddr, MPC5XXX_GPIO_SINT_PSC3_8);
236 setbits_8(&gpio->sint_dvo, MPC5XXX_GPIO_SINT_PSC3_8);
Detlev Zundel69064962009-03-30 00:31:35 +0200237
238 /*
239 * Configure three wire serial interface to RTC (PSC1_4,
240 * PSC2_4, PSC3_4, PSC3_5)
241 */
242 setbits_8(&wu_gpio->enable, MPC5XXX_GPIO_WKUP_PSC1_4 |
243 MPC5XXX_GPIO_WKUP_PSC2_4);
244 setbits_8(&wu_gpio->ddr, MPC5XXX_GPIO_WKUP_PSC1_4 |
245 MPC5XXX_GPIO_WKUP_PSC2_4);
246 clrbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_PSC1_4);
247 clrbits_8(&gpio->sint_inten, MPC5XXX_GPIO_SINT_PSC3_4 |
248 MPC5XXX_GPIO_SINT_PSC3_5);
249 setbits_8(&gpio->sint_gpioe, MPC5XXX_GPIO_SINT_PSC3_4 |
250 MPC5XXX_GPIO_SINT_PSC3_5);
251 setbits_8(&gpio->sint_ddr, MPC5XXX_GPIO_SINT_PSC3_5);
252 clrbits_8(&gpio->sint_dvo, MPC5XXX_GPIO_SINT_PSC3_5);
253
wdenkb995b0f2005-03-06 01:21:30 +0000254 return 0;
wdenk99408ba2005-02-24 22:44:16 +0000255}
256
wdenkb995b0f2005-03-06 01:21:30 +0000257#ifdef CONFIG_PCI
wdenk81414462005-01-31 22:09:11 +0000258static struct pci_controller hose;
259
260extern void pci_mpc5xxx_init(struct pci_controller *);
261
262void pci_init_board(void)
263{
wdenkb995b0f2005-03-06 01:21:30 +0000264 pci_mpc5xxx_init(&hose);
wdenk81414462005-01-31 22:09:11 +0000265}
266#endif