blob: 26ef0488358dcca5572a4bd50478097712a344d2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simekaf482d52012-09-28 09:56:37 +00002/*
3 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
Michal Simek98d0f1f2018-01-17 07:37:47 +01004 * (C) Copyright 2013 - 2018 Xilinx, Inc.
Michal Simekaf482d52012-09-28 09:56:37 +00005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Michal Simekbab07b62020-07-28 12:45:47 +02009#include <log.h>
Michal Simek309ef802018-02-21 17:04:28 +010010#include <dm/uclass.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060011#include <env.h>
Ashok Reddy Soma909546d2021-02-23 08:07:45 -070012#include <env_internal.h>
Michal Simek65ef52f2014-02-24 11:16:32 +010013#include <fdtdec.h>
Michal Simek0f796702014-04-25 13:51:17 +020014#include <fpga.h>
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053015#include <malloc.h>
Michal Simek2a7d9522021-08-27 12:53:32 +020016#include <memalign.h>
Michal Simek0f796702014-04-25 13:51:17 +020017#include <mmc.h>
Michal Simekc07b2252018-06-08 13:45:14 +020018#include <watchdog.h>
Michal Simek309ef802018-02-21 17:04:28 +010019#include <wdt.h>
Michal Simek15d654c2013-04-22 15:43:02 +020020#include <zynqpl.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060021#include <asm/global_data.h>
Michal Simek242192b2013-04-12 16:33:08 +020022#include <asm/arch/hardware.h>
23#include <asm/arch/sys_proto.h>
Michal Simek705d44a2020-03-31 12:39:37 +020024#include "../common/board.h"
Michal Simekaf482d52012-09-28 09:56:37 +000025
26DECLARE_GLOBAL_DATA_PTR;
27
Michal Simek7659fe42022-02-17 14:28:41 +010028#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_DEBUG_UART_BOARD_INIT)
29void board_debug_uart_init(void)
30{
31 /* Add initialization sequence if UART is not configured */
32}
33#endif
34
Michal Simekaf482d52012-09-28 09:56:37 +000035int board_init(void)
36{
Michal Simekae9dc112021-02-02 16:34:48 +010037 if (IS_ENABLED(CONFIG_SPL_BUILD))
38 printf("Silicon version:\t%d\n", zynq_get_silicon_version());
39
Michal Simekaf482d52012-09-28 09:56:37 +000040 return 0;
41}
42
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053043int board_late_init(void)
44{
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053045 int env_targets_len = 0;
46 const char *mode;
47 char *new_targets;
48 char *env_targets;
49
Michal Simekbab07b62020-07-28 12:45:47 +020050 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
51 debug("Saved variables - Skipping\n");
52 return 0;
53 }
54
55 if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
56 return 0;
57
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053058 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
Michal Simek19356712016-12-16 13:16:14 +010059 case ZYNQ_BM_QSPI:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053060 mode = "qspi";
Simon Glass6a38e412017-08-03 12:22:09 -060061 env_set("modeboot", "qspiboot");
Michal Simek19356712016-12-16 13:16:14 +010062 break;
63 case ZYNQ_BM_NAND:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053064 mode = "nand";
Simon Glass6a38e412017-08-03 12:22:09 -060065 env_set("modeboot", "nandboot");
Michal Simek19356712016-12-16 13:16:14 +010066 break;
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053067 case ZYNQ_BM_NOR:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053068 mode = "nor";
Simon Glass6a38e412017-08-03 12:22:09 -060069 env_set("modeboot", "norboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053070 break;
71 case ZYNQ_BM_SD:
Michal Simek9541d0b2019-09-11 12:51:49 +020072 mode = "mmc0";
Simon Glass6a38e412017-08-03 12:22:09 -060073 env_set("modeboot", "sdboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053074 break;
75 case ZYNQ_BM_JTAG:
T Karthik Reddy6c28c292019-11-13 21:13:44 -070076 mode = "jtag pxe dhcp";
Simon Glass6a38e412017-08-03 12:22:09 -060077 env_set("modeboot", "jtagboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053078 break;
79 default:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053080 mode = "";
Simon Glass6a38e412017-08-03 12:22:09 -060081 env_set("modeboot", "");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053082 break;
83 }
84
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053085 /*
86 * One terminating char + one byte for space between mode
87 * and default boot_targets
88 */
89 env_targets = env_get("boot_targets");
90 if (env_targets)
91 env_targets_len = strlen(env_targets);
92
93 new_targets = calloc(1, strlen(mode) + env_targets_len + 2);
94 if (!new_targets)
95 return -ENOMEM;
96
97 sprintf(new_targets, "%s %s", mode,
98 env_targets ? env_targets : "");
99
100 env_set("boot_targets", new_targets);
101
Michal Simek705d44a2020-03-31 12:39:37 +0200102 return board_late_init_xilinx();
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +0530103}
Michal Simekaf482d52012-09-28 09:56:37 +0000104
Michal Simekf4780a72016-04-01 15:56:33 +0200105#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -0600106int dram_init_banksize(void)
Nathan Rossic12892b2016-12-04 19:33:22 +1000107{
Michal Simekd5b7de62017-11-03 15:25:51 +0100108 return fdtdec_setup_memory_banksize();
Tom Riniedcfdbd2016-12-09 07:56:54 -0500109}
Michal Simekf4780a72016-04-01 15:56:33 +0200110
Tom Riniedcfdbd2016-12-09 07:56:54 -0500111int dram_init(void)
112{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530113 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossi58ea0d82016-12-19 00:03:34 +1000114 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500115
116 zynq_ddrc_init();
117
118 return 0;
Michal Simekf4780a72016-04-01 15:56:33 +0200119}
Michal Simekf4780a72016-04-01 15:56:33 +0200120#else
121int dram_init(void)
122{
Michal Simek1b846212018-04-11 16:12:28 +0200123 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
124 CONFIG_SYS_SDRAM_SIZE);
Michal Simekf4780a72016-04-01 15:56:33 +0200125
Michal Simekf5ff7bc2013-06-17 14:37:01 +0200126 zynq_ddrc_init();
127
Michal Simekaf482d52012-09-28 09:56:37 +0000128 return 0;
129}
Michal Simekf4780a72016-04-01 15:56:33 +0200130#endif
Ashok Reddy Soma909546d2021-02-23 08:07:45 -0700131
132enum env_location env_get_location(enum env_operation op, int prio)
133{
134 u32 bootmode = zynq_slcr_get_boot_mode() & ZYNQ_BM_MASK;
135
136 if (prio)
137 return ENVL_UNKNOWN;
138
139 switch (bootmode) {
140 case ZYNQ_BM_SD:
141 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
142 return ENVL_FAT;
143 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
144 return ENVL_EXT4;
Mike Looijmans682cf082021-07-02 10:28:36 +0200145 return ENVL_NOWHERE;
Ashok Reddy Soma909546d2021-02-23 08:07:45 -0700146 case ZYNQ_BM_NAND:
147 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
148 return ENVL_NAND;
149 if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
150 return ENVL_UBI;
Mike Looijmans682cf082021-07-02 10:28:36 +0200151 return ENVL_NOWHERE;
Ashok Reddy Soma909546d2021-02-23 08:07:45 -0700152 case ZYNQ_BM_NOR:
153 case ZYNQ_BM_QSPI:
154 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
155 return ENVL_SPI_FLASH;
Mike Looijmans682cf082021-07-02 10:28:36 +0200156 return ENVL_NOWHERE;
Ashok Reddy Soma909546d2021-02-23 08:07:45 -0700157 case ZYNQ_BM_JTAG:
158 default:
159 return ENVL_NOWHERE;
160 }
161}
Michal Simek2a7d9522021-08-27 12:53:32 +0200162
163#if defined(CONFIG_SET_DFU_ALT_INFO)
164
165#define DFU_ALT_BUF_LEN SZ_1K
166
167void set_dfu_alt_info(char *interface, char *devstr)
168{
169 ALLOC_CACHE_ALIGN_BUFFER(char, buf, DFU_ALT_BUF_LEN);
170
171 if (env_get("dfu_alt_info"))
172 return;
173
174 memset(buf, 0, sizeof(buf));
175
176 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
177 case ZYNQ_BM_SD:
178 snprintf(buf, DFU_ALT_BUF_LEN,
179 "mmc 0:1=boot.bin fat 0 1;"
180 "u-boot.img fat 0 1");
181 break;
182 case ZYNQ_BM_QSPI:
183 snprintf(buf, DFU_ALT_BUF_LEN,
184 "sf 0:0=boot.bin raw 0 0x1500000;"
185 "u-boot.img raw 0x%x 0x500000",
186 CONFIG_SYS_SPI_U_BOOT_OFFS);
187 break;
188 default:
189 return;
190 }
191
192 env_set("dfu_alt_info", buf);
193 puts("DFU alt info setting: done\n");
194}
195#endif