blob: 7bd9a379d7cb6ad6784e02677b2cc404eb371819 [file] [log] [blame]
Jagan Tekib38f7af2018-08-02 16:52:37 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Tekib38f7af2018-08-02 16:52:37 +053012#include <dt-bindings/clock/sun4i-a10-ccu.h>
13#include <dt-bindings/reset/sun4i-a10-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Tekib38f7af2018-08-02 16:52:37 +053015
16static struct ccu_clk_gate a10_gates[] = {
17 [CLK_AHB_OTG] = GATE(0x060, BIT(0)),
18 [CLK_AHB_EHCI0] = GATE(0x060, BIT(1)),
19 [CLK_AHB_OHCI0] = GATE(0x060, BIT(2)),
20 [CLK_AHB_EHCI1] = GATE(0x060, BIT(3)),
21 [CLK_AHB_OHCI1] = GATE(0x060, BIT(4)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000022 [CLK_AHB_MMC0] = GATE(0x060, BIT(8)),
23 [CLK_AHB_MMC1] = GATE(0x060, BIT(9)),
24 [CLK_AHB_MMC2] = GATE(0x060, BIT(10)),
25 [CLK_AHB_MMC3] = GATE(0x060, BIT(11)),
Jagan Tekif4b29f42019-02-28 00:26:49 +053026 [CLK_AHB_EMAC] = GATE(0x060, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053027 [CLK_AHB_SPI0] = GATE(0x060, BIT(20)),
28 [CLK_AHB_SPI1] = GATE(0x060, BIT(21)),
29 [CLK_AHB_SPI2] = GATE(0x060, BIT(22)),
30 [CLK_AHB_SPI3] = GATE(0x060, BIT(23)),
Jagan Tekib38f7af2018-08-02 16:52:37 +053031
Jagan Teki53698b22019-03-28 13:46:11 +053032 [CLK_AHB_GMAC] = GATE(0x064, BIT(17)),
33
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010034 [CLK_APB0_PIO] = GATE(0x068, BIT(5)),
35
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050036 [CLK_APB1_I2C0] = GATE(0x06c, BIT(0)),
37 [CLK_APB1_I2C1] = GATE(0x06c, BIT(1)),
38 [CLK_APB1_I2C2] = GATE(0x06c, BIT(2)),
39 [CLK_APB1_I2C3] = GATE(0x06c, BIT(3)),
40 [CLK_APB1_I2C4] = GATE(0x06c, BIT(15)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053041 [CLK_APB1_UART0] = GATE(0x06c, BIT(16)),
42 [CLK_APB1_UART1] = GATE(0x06c, BIT(17)),
43 [CLK_APB1_UART2] = GATE(0x06c, BIT(18)),
44 [CLK_APB1_UART3] = GATE(0x06c, BIT(19)),
45 [CLK_APB1_UART4] = GATE(0x06c, BIT(20)),
46 [CLK_APB1_UART5] = GATE(0x06c, BIT(21)),
47 [CLK_APB1_UART6] = GATE(0x06c, BIT(22)),
48 [CLK_APB1_UART7] = GATE(0x06c, BIT(23)),
49
Jagan Tekibc123132019-02-27 20:02:06 +053050 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
51 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
52 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
53
Jagan Tekib38f7af2018-08-02 16:52:37 +053054 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(6)),
55 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(7)),
56 [CLK_USB_PHY] = GATE(0x0cc, BIT(8)),
Jagan Tekibc123132019-02-27 20:02:06 +053057
58 [CLK_SPI3] = GATE(0x0d4, BIT(31)),
Jagan Tekib38f7af2018-08-02 16:52:37 +053059};
60
61static struct ccu_reset a10_resets[] = {
62 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
63 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
64 [RST_USB_PHY2] = RESET(0x0cc, BIT(2)),
65};
66
67static const struct ccu_desc a10_ccu_desc = {
68 .gates = a10_gates,
69 .resets = a10_resets,
Samuel Holland84436502022-05-09 00:29:31 -050070 .num_gates = ARRAY_SIZE(a10_gates),
71 .num_resets = ARRAY_SIZE(a10_resets),
Jagan Tekib38f7af2018-08-02 16:52:37 +053072};
73
Jagan Tekib38f7af2018-08-02 16:52:37 +053074static const struct udevice_id a10_ccu_ids[] = {
75 { .compatible = "allwinner,sun4i-a10-ccu",
76 .data = (ulong)&a10_ccu_desc },
77 { .compatible = "allwinner,sun7i-a20-ccu",
78 .data = (ulong)&a10_ccu_desc },
79 { }
80};
81
82U_BOOT_DRIVER(clk_sun4i_a10) = {
83 .name = "sun4i_a10_ccu",
84 .id = UCLASS_CLK,
85 .of_match = a10_ccu_ids,
Simon Glass8a2b47f2020-12-03 16:55:17 -070086 .priv_auto = sizeof(struct ccu_priv),
Jagan Tekib38f7af2018-08-02 16:52:37 +053087 .ops = &sunxi_clk_ops,
88 .probe = sunxi_clk_probe,
Samuel Holland1567fdf2022-05-09 00:29:33 -050089 .bind = sunxi_clk_bind,
Jagan Tekib38f7af2018-08-02 16:52:37 +053090};