blob: 57fabbdce08b31a15506870c2466105ab8fa72e3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass8cc4d822015-07-06 12:54:24 -06002/*
3 * Copyright (C) 2015 Google, Inc
Simon Glass8cc4d822015-07-06 12:54:24 -06004 */
5
6#include <common.h>
Jagan Tekiab127ba2019-03-05 19:42:44 +05307#include <clk.h>
Simon Glass8cc4d822015-07-06 12:54:24 -06008#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070010#include <malloc.h>
Stephen Warrena9622432016-06-17 09:44:00 -060011#include <asm/clk.h>
Simon Glass8cc4d822015-07-06 12:54:24 -060012#include <dm/test.h>
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +020013#include <dm/device-internal.h>
Simon Glass8cc4d822015-07-06 12:54:24 -060014#include <linux/err.h>
Simon Glass75c4d412020-07-19 10:15:37 -060015#include <test/test.h>
Simon Glass8cc4d822015-07-06 12:54:24 -060016#include <test/ut.h>
17
Jagan Tekiab127ba2019-03-05 19:42:44 +053018/* Base test of the clk uclass */
19static int dm_test_clk_base(struct unit_test_state *uts)
20{
21 struct udevice *dev;
22 struct clk clk_method1;
23 struct clk clk_method2;
24
25 /* Get the device using the clk device */
26 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test", &dev));
27
28 /* Get the same clk port in 2 different ways and compare */
Samuel Hollandbae0f4f2023-01-21 18:02:51 -060029 ut_assertok(clk_get_by_index(dev, 0, &clk_method1));
30 ut_assertok(clk_get_by_name(dev, NULL, &clk_method2));
31 ut_asserteq(clk_is_match(&clk_method1, &clk_method2), true);
32 ut_asserteq(clk_method1.id, clk_method2.id);
33
Jagan Tekiab127ba2019-03-05 19:42:44 +053034 ut_assertok(clk_get_by_index(dev, 1, &clk_method1));
35 ut_assertok(clk_get_by_index_nodev(dev_ofnode(dev), 1, &clk_method2));
Sekhar Noricf3119d2019-08-01 19:12:55 +053036 ut_asserteq(clk_is_match(&clk_method1, &clk_method2), true);
Jagan Tekiab127ba2019-03-05 19:42:44 +053037 ut_asserteq(clk_method1.id, clk_method2.id);
38
Ashok Reddy Soma8f03cef2023-08-30 10:31:42 +020039 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test2", &dev));
40 ut_assertok(clk_set_defaults(dev, CLK_DEFAULTS_PRE));
41
42 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test3", &dev));
43 ut_assertok(clk_set_defaults(dev, CLK_DEFAULTS_PRE));
44
45 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test4", &dev));
46 ut_assertok(clk_set_defaults(dev, CLK_DEFAULTS_PRE));
47
Jagan Tekiab127ba2019-03-05 19:42:44 +053048 return 0;
49}
50
Simon Glass974dccd2020-07-28 19:41:12 -060051DM_TEST(dm_test_clk_base, UT_TESTF_SCAN_FDT);
Jagan Tekiab127ba2019-03-05 19:42:44 +053052
Stephen Warrena9622432016-06-17 09:44:00 -060053static int dm_test_clk(struct unit_test_state *uts)
Simon Glass8cc4d822015-07-06 12:54:24 -060054{
Anup Patel8d28c3c2019-02-25 08:14:55 +000055 struct udevice *dev_fixed, *dev_fixed_factor, *dev_clk, *dev_test;
Simon Glass8cc4d822015-07-06 12:54:24 -060056 ulong rate;
57
Stephen Warrena9622432016-06-17 09:44:00 -060058 ut_assertok(uclass_get_device_by_name(UCLASS_CLK, "clk-fixed",
59 &dev_fixed));
Simon Glass8cc4d822015-07-06 12:54:24 -060060
Anup Patel8d28c3c2019-02-25 08:14:55 +000061 ut_assertok(uclass_get_device_by_name(UCLASS_CLK, "clk-fixed-factor",
62 &dev_fixed_factor));
63
Stephen Warrena9622432016-06-17 09:44:00 -060064 ut_assertok(uclass_get_device_by_name(UCLASS_CLK, "clk-sbox",
65 &dev_clk));
66 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
67 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
68 ut_asserteq(0, sandbox_clk_query_rate(dev_clk, SANDBOX_CLK_ID_SPI));
69 ut_asserteq(0, sandbox_clk_query_rate(dev_clk, SANDBOX_CLK_ID_I2C));
Simon Glass8cc4d822015-07-06 12:54:24 -060070
Stephen Warrena9622432016-06-17 09:44:00 -060071 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test",
72 &dev_test));
73 ut_assertok(sandbox_clk_test_get(dev_test));
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +020074 ut_assertok(sandbox_clk_test_devm_get(dev_test));
Fabrice Gasnier11192712018-07-24 16:31:28 +020075 ut_assertok(sandbox_clk_test_valid(dev_test));
Simon Glass8cc4d822015-07-06 12:54:24 -060076
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +020077 ut_asserteq(0, sandbox_clk_test_get_rate(dev_test,
78 SANDBOX_CLK_TEST_ID_DEVM_NULL));
79 ut_asserteq(0, sandbox_clk_test_set_rate(dev_test,
80 SANDBOX_CLK_TEST_ID_DEVM_NULL,
81 0));
82 ut_asserteq(0, sandbox_clk_test_enable(dev_test,
83 SANDBOX_CLK_TEST_ID_DEVM_NULL));
84 ut_asserteq(0, sandbox_clk_test_disable(dev_test,
85 SANDBOX_CLK_TEST_ID_DEVM_NULL));
86
Stephen Warrena9622432016-06-17 09:44:00 -060087 ut_asserteq(1234,
88 sandbox_clk_test_get_rate(dev_test,
89 SANDBOX_CLK_TEST_ID_FIXED));
90 ut_asserteq(0, sandbox_clk_test_get_rate(dev_test,
91 SANDBOX_CLK_TEST_ID_SPI));
92 ut_asserteq(0, sandbox_clk_test_get_rate(dev_test,
93 SANDBOX_CLK_TEST_ID_I2C));
Jean-Jacques Hiblotc1e9c942019-10-22 14:00:07 +020094 ut_asserteq(321, sandbox_clk_test_get_rate(dev_test,
95 SANDBOX_CLK_TEST_ID_DEVM1));
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +020096 ut_asserteq(0, sandbox_clk_test_get_rate(dev_test,
97 SANDBOX_CLK_TEST_ID_DEVM2));
Simon Glass8cc4d822015-07-06 12:54:24 -060098
Stephen Warrena9622432016-06-17 09:44:00 -060099 rate = sandbox_clk_test_set_rate(dev_test, SANDBOX_CLK_TEST_ID_FIXED,
100 12345);
101 ut_assert(IS_ERR_VALUE(rate));
102 rate = sandbox_clk_test_get_rate(dev_test, SANDBOX_CLK_TEST_ID_FIXED);
103 ut_asserteq(1234, rate);
Simon Glass8cc4d822015-07-06 12:54:24 -0600104
Stephen Warrena9622432016-06-17 09:44:00 -0600105 ut_asserteq(0, sandbox_clk_test_set_rate(dev_test,
106 SANDBOX_CLK_TEST_ID_SPI,
107 1000));
108 ut_asserteq(0, sandbox_clk_test_set_rate(dev_test,
109 SANDBOX_CLK_TEST_ID_I2C,
110 2000));
Simon Glass8cc4d822015-07-06 12:54:24 -0600111
Stephen Warrena9622432016-06-17 09:44:00 -0600112 ut_asserteq(1000, sandbox_clk_test_get_rate(dev_test,
113 SANDBOX_CLK_TEST_ID_SPI));
114 ut_asserteq(2000, sandbox_clk_test_get_rate(dev_test,
115 SANDBOX_CLK_TEST_ID_I2C));
Simon Glass8cc4d822015-07-06 12:54:24 -0600116
Stephen Warrena9622432016-06-17 09:44:00 -0600117 ut_asserteq(1000, sandbox_clk_test_set_rate(dev_test,
118 SANDBOX_CLK_TEST_ID_SPI,
119 10000));
120 ut_asserteq(2000, sandbox_clk_test_set_rate(dev_test,
121 SANDBOX_CLK_TEST_ID_I2C,
122 20000));
123
124 rate = sandbox_clk_test_set_rate(dev_test, SANDBOX_CLK_TEST_ID_SPI, 0);
125 ut_assert(IS_ERR_VALUE(rate));
126 rate = sandbox_clk_test_set_rate(dev_test, SANDBOX_CLK_TEST_ID_I2C, 0);
127 ut_assert(IS_ERR_VALUE(rate));
Simon Glass8cc4d822015-07-06 12:54:24 -0600128
Stephen Warrena9622432016-06-17 09:44:00 -0600129 ut_asserteq(10000, sandbox_clk_test_get_rate(dev_test,
130 SANDBOX_CLK_TEST_ID_SPI));
131 ut_asserteq(20000, sandbox_clk_test_get_rate(dev_test,
132 SANDBOX_CLK_TEST_ID_I2C));
133
Dario Binacchib7f85892020-12-30 00:06:31 +0100134 ut_asserteq(5000, sandbox_clk_test_round_rate(dev_test,
135 SANDBOX_CLK_TEST_ID_SPI,
136 5000));
137 ut_asserteq(7000, sandbox_clk_test_round_rate(dev_test,
138 SANDBOX_CLK_TEST_ID_I2C,
139 7000));
140
141 ut_asserteq(10000, sandbox_clk_test_get_rate(dev_test,
142 SANDBOX_CLK_TEST_ID_SPI));
143 ut_asserteq(20000, sandbox_clk_test_get_rate(dev_test,
144 SANDBOX_CLK_TEST_ID_I2C));
145
146 rate = sandbox_clk_test_round_rate(dev_test, SANDBOX_CLK_TEST_ID_SPI, 0);
147 ut_assert(IS_ERR_VALUE(rate));
148 rate = sandbox_clk_test_round_rate(dev_test, SANDBOX_CLK_TEST_ID_I2C, 0);
149 ut_assert(IS_ERR_VALUE(rate));
150
151 ut_asserteq(10000, sandbox_clk_test_get_rate(dev_test,
152 SANDBOX_CLK_TEST_ID_SPI));
153 ut_asserteq(20000, sandbox_clk_test_get_rate(dev_test,
154 SANDBOX_CLK_TEST_ID_I2C));
155
Stephen Warrena9622432016-06-17 09:44:00 -0600156 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
157 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
158 ut_asserteq(10000, sandbox_clk_query_rate(dev_clk, SANDBOX_CLK_ID_SPI));
159 ut_asserteq(20000, sandbox_clk_query_rate(dev_clk, SANDBOX_CLK_ID_I2C));
160
161 ut_assertok(sandbox_clk_test_enable(dev_test, SANDBOX_CLK_TEST_ID_SPI));
162 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
163 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
164
165 ut_assertok(sandbox_clk_test_enable(dev_test, SANDBOX_CLK_TEST_ID_I2C));
166 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
167 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
168
169 ut_assertok(sandbox_clk_test_disable(dev_test,
170 SANDBOX_CLK_TEST_ID_SPI));
171 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
172 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
173
174 ut_assertok(sandbox_clk_test_disable(dev_test,
175 SANDBOX_CLK_TEST_ID_I2C));
176 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
177 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
178
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +0200179 ut_asserteq(1, sandbox_clk_query_requested(dev_clk,
180 SANDBOX_CLK_ID_SPI));
181 ut_asserteq(1, sandbox_clk_query_requested(dev_clk,
182 SANDBOX_CLK_ID_I2C));
183 ut_asserteq(1, sandbox_clk_query_requested(dev_clk,
184 SANDBOX_CLK_ID_UART2));
Simon Glass8cc4d822015-07-06 12:54:24 -0600185
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +0200186 ut_asserteq(1, sandbox_clk_query_requested(dev_clk,
187 SANDBOX_CLK_ID_UART1));
188 ut_assertok(device_remove(dev_test, DM_REMOVE_NORMAL));
Simon Glass8cc4d822015-07-06 12:54:24 -0600189 return 0;
190}
Simon Glass974dccd2020-07-28 19:41:12 -0600191DM_TEST(dm_test_clk, UT_TESTF_SCAN_FDT);
Neil Armstrong567a38b2018-04-03 11:44:19 +0200192
193static int dm_test_clk_bulk(struct unit_test_state *uts)
194{
195 struct udevice *dev_clk, *dev_test;
196
197 ut_assertok(uclass_get_device_by_name(UCLASS_CLK, "clk-sbox",
198 &dev_clk));
199 ut_assertok(uclass_get_device_by_name(UCLASS_MISC, "clk-test",
200 &dev_test));
201 ut_assertok(sandbox_clk_test_get_bulk(dev_test));
202
203 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
204 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
205
206 /* Fixed clock does not support enable, thus should not fail */
207 ut_assertok(sandbox_clk_test_enable_bulk(dev_test));
208 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
209 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
210
211 /* Fixed clock does not support disable, thus should not fail */
212 ut_assertok(sandbox_clk_test_disable_bulk(dev_test));
213 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
214 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
215
216 /* Fixed clock does not support enable, thus should not fail */
217 ut_assertok(sandbox_clk_test_enable_bulk(dev_test));
218 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
219 ut_asserteq(1, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
220
221 /* Fixed clock does not support disable, thus should not fail */
222 ut_assertok(sandbox_clk_test_release_bulk(dev_test));
223 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_SPI));
224 ut_asserteq(0, sandbox_clk_query_enable(dev_clk, SANDBOX_CLK_ID_I2C));
Jean-Jacques Hiblot98e84182019-10-22 14:00:05 +0200225 ut_assertok(device_remove(dev_test, DM_REMOVE_NORMAL));
Neil Armstrong567a38b2018-04-03 11:44:19 +0200226
227 return 0;
228}
Simon Glass974dccd2020-07-28 19:41:12 -0600229DM_TEST(dm_test_clk_bulk, UT_TESTF_SCAN_FDT);